# 66.70 Estructura del Computador Trabajo Práctico 2do Cuatrimestre 2012

## Diseño de la lógica de un sistema de semáforos

Primer entrega: "Solución cableada"

Corrector: Ing. Dario Novodvoretz

Grupo: 8
Integrantes:

| Alumno                 | E-Mail                         |
|------------------------|--------------------------------|
| Pántano, Laura Raquel  | laurapantano@yahoo.com         |
| Extramiana, Federico   | federicoextramiana@hotmail.com |
| Rossi, Federico Martín | federicomrossi@gmail.com       |



## Índice

| 1.         | 1. Introducción |                                                    |    |  |  |  |
|------------|-----------------|----------------------------------------------------|----|--|--|--|
| 2.         | Diag            | 4                                                  |    |  |  |  |
| 3.         | Diag            | 5                                                  |    |  |  |  |
|            | 3.1.            | Controlador de transiciones                        | 8  |  |  |  |
|            | <i>3.2.</i>     | Procesamiento de la señal de referencia            | 11 |  |  |  |
|            | <i>3.3.</i>     | Módulo de la Secuencia A                           | 12 |  |  |  |
|            | <i>3.4.</i>     | Módulo de la Secuencia B                           | 13 |  |  |  |
|            | <i>3.5.</i>     | Módulo de la Secuencia C                           | 18 |  |  |  |
| 4.         | Simu            | ılación                                            | 18 |  |  |  |
| <b>5</b> . | Com             | ponentes electrónicos                              | 19 |  |  |  |
| 6.         | Pres            | upuesto                                            | 19 |  |  |  |
| 7.         | Conc            | clusión                                            | 20 |  |  |  |
| Аp         | éndi            | ce A: "Hojas de datos de componentes electrónicos" | 21 |  |  |  |

#### 1. Introducción

Se ha solicitado desarrollar el sistema para el funcionamiento nocturno del par de semáforos que se encuentran en la esquina de una estación de Bomberos. A continuación se describe cómo debe ser el funcionamiento de los mismos:

- Ambos semáforos se encontrarán por defecto en un estado en el cual la luz amarilla se enciende de forma intermitente (1 seg. prendida – 1 seg. apagada);
- Cuando un peatón desea cruzar, debe pulsar el botón que se encuentra debajo del semáforo.
   En tal caso, los semáforos seguirán la siguiente secuencia:
  - Por 5 segundos se mantendrá encendida la luz amarilla en el semáforo 1, y se encenderá la luz roja en el semáforo 2.
  - Luego, se encenderá la luz verde del semáforo 1 dejando la luz roja en el semáforo 2. Se permanecerá en este estado por una duración de 30 segundos.
  - Transcurrido ese período, se encenderá la luz amarilla del semáforo 1 mientras que el semáforo 2 continua con la luz roja encendida.
  - Una vez transcurridos 5 segundos, se enciende la luz roja del semáforo 1 mientras que se pone en amarillo el semáforo 2. Se quedará en este estado por 5 segundos.
  - Ahora deberá permanecer el semáforo 1 en rojo mientras que el semáforo 2 prende únicamente la luz verde, quedando en este estado por otros 30 segundos.
  - Cumplido dicho tiempo, se procede a encender la luz amarilla exclusivamente en el semáforo 2, mientras que en el semáforo 1 se mantiene encendida la roja.
  - Luego de 5 segundos, se procede a volver al estado por defecto, en el cual ambos semáforos encienden de forma intermitente sus luces amarillas.
- En caso de volverse a presionar el botón para el cruce de los peatones mientras se ejecuta la secuencia anterior, éste no tiene ningún efecto.
- Existe también un botón que es utilizado al momento que deben salir los camiones de Bomberos. Cuando este es presionado, ambos semáforos deben pasar a encender su luz roja y su luz amarilla simultáneamente. Debido a que el tiempo requerido para la salida de los camiones no es conocido, se debe esperar a que este botón sea pulsado nuevamente para volver al estado por defecto de los semáforos (sin importar en qué estados se encontraban previamente).
- Para tener referencia temporal, existe una señal de reloj de 32kHz que puede ser utilizada en cada uno de los semáforos.

Este primer informe se limita solamente a la búsqueda y desarrollo de una solución cableada, es decir, mediante el uso de compuertas lógicas, flip-flops y demás componentes electrónicos cuyas hojas de datos se encuentran adjuntas en el *Apéndice A*.

#### 2. Diagrama de estados

Para iniciar el camino hacia una solución cableada que cumpla con los requerimientos de forma eficiente, comenzaremos realizando el diagrama de estados pertinente. Paso previo se deben establecer las variables de entrada y de salida principales del sistema, las cuales se muestran en la *Tabla 2.1*.

| Tipo de variable | Especificación                        | ID  |
|------------------|---------------------------------------|-----|
|                  | Botón de cruce del peatón             | BP  |
|                  | Botón de salida de camión de Bomberos | BB  |
| Entrada          | Timer de 1 segundo                    | T1  |
|                  | Timer de 5 segundos                   | T5  |
|                  | Timer de 30 segundos                  | T30 |
|                  | Luz Roja del Semáforo 1               | R1  |
|                  | Luz Amarilla del Semáforo 1           | A1  |
| Salida           | Luz Verde del Semáforo 1              | V1  |
| Sanda            | Luz Roja del Semáforo 2               | R2  |
|                  | Luz Amarilla del Semáforo 2           | A2  |
|                  | Luz Verde del Semáforo 2              | V2  |

**Tabla 2.1** – Definición de variables de entrada y salida del sistema.

Hecho esto pasamos a armar el diagrama de estados (*Figura 2.1*), el cual, como puede apreciarse, se encuentra dividido en tres módulos, siendo estos simplemente una reagrupación de estados correspondientes a cierto evento provocado por las entradas. Para evitar una complejidad innecesaria de dicho diagrama se ha evitado colocar el caso en el que ambos botones son presionados en el mismo instante, situación en la que predominará siempre la secuencia de los bomberos. Es decir, cualquiera sea la secuencia en la que se esté, siempre que se presione el botón de salida del camión de los Bomberos se interrumpirá el estado actual para pasar a ejecutar la secuencia del *Módulo C*.

Nótese que en el extremo inferior derecho de la *Figura 2.1* se especifica la codificación prestablecida para el código de estados, donde cada luz es representada por un bit.

A lo largo del desarrollo se mantendrá esta modularización propuesta en el diagrama ya que esto nos permite reducir de forma considerable la cantidad de componentes electrónicos a utilizar, evitándonos el hecho de realizar una única tabla de transiciones con numerosas variables de entrada y salida. En los siguientes apartados se profundizará acerca de esta decisión de diseño, como así también se hará una detallada explicación de la lógica planteada.



Figura 2.1 – Diagrama de estados correspondiente al sistema de semáforo.

#### 3. Diagramas en bloque

Como se ha adelantado en la sección anterior, se ha decidido llevar a cabo una simplificación de manera tal de aprovechar el funcionamiento de componentes electrónicos como lo son los multiplexores y demultiplexores, de manera tal de conseguir mayor simplicidad en el desarrollo de la solución.

En la Figura 3.1 se muestra el diagrama en bloques general propuesto para el sistema.



Figura 3.1 – Diagrama en bloques general del sistema.

Nótense primeramente los tres módulos que se encuentran en el centro de este diagrama (módulos *A, B y C*). Cada uno de ellos representa una de las secuencias existentes en el sistema según lo definido en el diagrama de estados. En este esquema no es de interés qué es lo que ocurre dentro de los mencionados módulos, sino que simplemente se estableció que estos deben constar de un conjunto de entradas y salidas, tal como si fueran cajas negras.

Por un lado, se encuentran seis salidas correspondientes a las seis luces de los semáforos que deben controlarse. Cada módulo pondrá un 1 ó un 0 en cada una de estas salidas según cuales sean las luces que se desean activar en cada estado interno de las secuencias.

Por otro lado, una de las entradas se corresponde con el clock (*Ck*). A través de ella ingresará la señal de clock utilizada en las unidades. Además, cada módulo posee dos salidas relacionadas con esta: *Ck-A* y *Ck-B*. Como bien se pudo observar en el diagrama de estados de la *Figura 2.1*, hay tres tipos de señales de clock: *T1*, *T5* y *T30*. Cada módulo puede utilizar cualesquiera de estas, como es el caso del *Módulo B*. Este último hace uso de todas ellas en distintos momentos de la secuencia. Mediante las dos salidas antes nombradas, la unidad es capaz de seleccionar cual de los timer debe ingresar por la entrada *Ck*. En la *Tabla 3.1* se encuentran los estados que deben tener estas salidas para lograr dicha selección de tiempos.

| Ck-B | Ck-A | Timer en entrada Ck |
|------|------|---------------------|
| 0    | 0    | T1                  |
| 0    | 1    | T5                  |
| 1    | 0    | T30                 |
| 1    | 1    | -                   |

**Tabla 3.1** – Definición de las salidas Ck-B y Ck-A para obtener distintos clocks a la entrada.

Asimismo, cada módulo cuenta con una entrada de reset (RST), la cual, al ser activada con un 1, resetea la secuencia volviéndola a sus estados iniciales respectivos.

Por último, el lector habrá notado que el *Módulo B* cuenta con una salida adicional denominada *SP-B*, en alusión a *Scape B*. Como se vio en el diagrama de estados, al finalizar la secuencia *B*, se debe regresar automáticamente al estado por defecto definido por la secuencia del *Módulo A*. Esta salida es entonces el medio por el cual la unidad hará aviso al circuito externo de que ha finalizado su secuencia y que es hora de volver al estado por defecto.

Veamos ahora como es que se encuentra conformado lo que resta del sistema.

Como cada módulo debe ser capaz de activar o desactivar las mismas luces, se ha decidido hacer uso de multiplexores que, de acuerdo al módulo *Controlador de transiciones* se conmute cual de las señales de salidas de los módulos de secuencias irá a parar hacia los semáforos. Este último es el encargado de censar los estados de los botones, y conforme a ello decidir a que secuencia se debe desplazar el circuito. Es decir, acorde a los botones de entrada *BP* y *BB*, sumado a la ya mencionada *SP-B*, reaccionará estableciendo un estado sobre sus salidas C<sub>A</sub> y C<sub>B</sub>. El conjunto de estos dos conforman el código que representa a qué módulo se le debe dar la orden de ser ejecutado. En la *Tabla 3.2* se muestra la correspondencia de estos estados con el módulo a ejecutar.

| CB | CA | Módulo ejecutado |
|----|----|------------------|
| 0  | 0  | A                |
| 0  | 1  | В                |
| 1  | 0  | С                |
| 1  | 1  | -                |

**Tabla 3.2** – Correspondencia de los estados de las salidas  $C_A y C_B$  con las secuencias a ejecutar.

Estas dos mismas señales, C<sub>A</sub> y C<sub>B</sub>, se distribuyen a lo largo de dos multiplexores más, encontrándose estos a la izquierda de la *Figura 3.1*. De acuerdo a estas entradas, los multiplexores dejarán pasar la señal de los *Ck-A* y *Ck-B* del módulo de secuencia activo en ese momento hacia un tercer multiplexor el cual recibe a sus entradas las tres señales de clock (T1, T5 y T30). Con esto se logra que el módulo de la secuencia activa elija que señal de clock utilizará en cualquier tramo de la secuencia.

Por último, un demultiplexor recibe esa señal seleccionada por la secuencia, y, de acuerdo a las entradas  $C_A$  y  $C_B$  se encarga de desviar dicha señal solamente hacia el módulo activo. La acción de este dispositivo podría obviarse pero al ser sumado al sistema permite ahorrar energía ya que limita la señal de clock al módulo que se encuentra en funcionamiento, haciendo que los demás módulos permanezcan en un estado de detención total.

En los siguientes apartados se profundizará cada uno de los módulos ya nombrados, haciendo énfasis en sus esquemas circuitales.

#### 3.1. Controlador de transiciones

Ciertamente, este es el módulo responsable de la coordinación de las secuencias de acuerdo a como sean presionados los botones de entrada BB y BP. En este módulo se considera a SP-B (el bit de escape del Módulo B) como una entrada. Por una cuestión de prolijidad acortaremos únicamente para el desarrollo de este apartado la denominación de SP-B a SP. Acorde a estas entradas se determinarán los estados de las salidas a saber:  $C_B$ ,  $C_A$  y RST. En la Tabla 3.1.1 se encuentra la tabla de estados correspondiente. Nótese que en lugar de BB y BP se han utilizado las notaciónes  $Q_{BB}$  y  $Q_{BP}$  respectivamente. Permítasenos por un momento omitir ese detalle, el cual será expuesto líneas más abajo.

En la tabla de estados mencionada, de acuerdo al diagrama de estados presentado inicialmente y teniendo en cuenta la *Tabla 3.2*, se han dispuesto los distintos valores que deben poseer las salidas del módulo.

| SP | $\mathbf{Q}_{\mathrm{BB}}$ | $\mathbf{Q}_{\mathrm{BP}}$ | $C_{\mathrm{B}}$ | CA | RST |
|----|----------------------------|----------------------------|------------------|----|-----|
| 0  | 0                          | 0                          | 0                | 0  | 0   |
| 0  | 0                          | 1                          | 0                | 1  | 0   |
| 0  | 1                          | 0                          | 1                | 0  | 1   |
| 0  | 1                          | 1                          | 1                | 0  | 1   |
| 1  | 0                          | 0                          | 0                | 0  | 1   |
| 1  | 0                          | 1                          | 0                | 0  | 1   |
| 1  | 1                          | 0                          | 1                | 0  | 1   |
| 1  | 1                          | 1                          | 1                | 0  | 1   |

**Tabla 3.1.1** – Correspondencia de los estados de las salidas  $C_A y C_B$  con las secuencias a ejecutar.

Hecho esto se procedió con la simplificación de la lógica requerida. Para esto se han utilizado los mapas de Karnaugh. En la *Figura 3.1.1* se muestran los mapas de Karnaugh correspondientes a las salidas  $C_B$ ,  $C_A$  y RST de la Tabla~3.1.1. Tanto por 1s como por 0s se obtienen exactamente los mismos resultados. De esta manera, se consigue que el controlador de transiciones logre dirigir las transiciones entre estados.



**Figura 3.1.1** – Mapas de Karnaugh correspondientes a las salidas  $C_A C_B y$  RST de la Tabla 3.1.1.

En las especificaciones del sistema se precisaba que el botón BB debía presionarse para que los semáforos enciendan las luces de aviso de la salida de los camiones de los bomberos, pero requería que para finalizar dicha secuencia se volviera a presionar el mismo botón. Para lograr este comportamiento no fue necesario realizar ninguna tabla ya que sabemos que los flip-flops tipo T poseen un comportamiento que nos permiten solventar esta problemática. Tal como se muestra en la  $Figura\ 3.1.1$  el botón BB se encuentra directamente conectado a la entrada de clock de un FF-JK que, de la manera en que enchufado, se comporta como un FF-T. De esta manera, en la salida  $Q_{BB}$  del FF tendremos un 1 al pulsar el botón y un 0 al volver a pulsarlo. Aquí hace acto de presencia la antes mencionada  $Q_{BB}$ , que tal como puede comprenderse ahora, es la que realmente da cuenta del estado del pulsador de entrada BB.



**Figura 3.1.1** – Esquema circuital del módulo Controlador de transiciones.

En el caso del botón BP, se ha especificado que si al presionarse ya nos encontrábamos en la secuencia *B*, este no debería provocar efecto alguno sobre el sistema. Para lograr ello nuevamente se ha utilizado un FF-JK en configuración FF-T pero con una pequeña diferencia: entre la salida y la entrada del FF se ha colocado una compuerta negadora. Inicialmente la salida se encuentra inactiva, es decir, en 0. Por lo tanto, a causa de la compuerta negadora que se encuentra

entre  $Q_{BP}$  y las entradas J y K, en estas últimas tendremos un 1. Si se presiona el botón BP, el cual se encuentra conectado a la entrada de clock del FF, la salida pasará a entregar un 1 (y se iniciará la secuencia de cruce del peatón). De esta manera, las entradas J y K pasarán a tener un 0. Así, si se vuelve a presionar BP, no habrá cambios a la salida. Además, mediante el mismo reset (RST) que se utiliza para resetear las secuencias de los módulos, se resetea a este FF, de manera que únicamente cuando no nos encontramos en la secuencia del M'odulo B surte efecto el presionar el pulsador BP. Nuevamente, aquí aparece la antes nombrada entrada  $Q_{BP}$ , la cual, a nuestros fines es la que realmente da cuenta del estado del pulsador de entrada BP.

#### 3.2. Procesamiento de la señal de referencia

A partir de una señal de 32Hz que se posee como referencia en ambos semáforos, se usaron 5 FF-JK para dividir su frecuencia hasta 1Hz. En la *Figura 3.2.1* se muestra el diagrama circuital de este.



**Figura 3.2.1** – Esquema circuital del timer de 1 segundo (T1).

Para el timer de 5 segundos se uso un contador (de 0 a 4) que envía una señal cada vez que se pasa por el 0, teniendo como entrada el anterior. El circuito correspondiente se muestra en la *Figura 3.2.2.* 



Figura 3.2.2 - Esquema circuital del timer de 5 segundos (T5).

Por último, para lograr un pulso cada 30 segundos se uso un FF-JK para dividir la frecuencia de la señal del timer de 5 segundos y un contador (de 0 a 2) que envía una señal cada vez que se pasa por el 0. El circuito correspondiente se muestra en la *Figura 3.2.3.* 



**Figura 3.2.3** – Esquema circuital del timer de 30 segundos (T30).

No se ha especificado en los circuitos anteriormente mostrados, pero a cada uno de los flip-flops involucrados se les ha conectado a sus entradas de reset el RST de salida del *Módulo del Controlador de transiciones*. El motivo de esto reside en evitar desincronizaciones que pueden aparecer oportunamente en el desenlace de las distintas secuencias.

#### 3.3. Módulo de la Secuencia A

Según el diagrama de estados de la *Figura 2.1*, necesitamos hacer que la luz amarilla sea intermitente con un intervalo entre apagado y encendido de 1 segundo. Esto se consigue utilizando un FF-JK funcionando como un FF-T debido a que, a cada pulso de clock deseamos que la salida cambie de estado de 0 a 1 y viceversa. Por lo tanto, solamente las salidas que se dirigen a las luces amarillas se encuentran conectadas a la salida del FF-JK, mientras que las demás salidas correspondientes a las luces restantes se encuentran conectadas a masa, con el fin de establecer un 0 sobre ellas. Este conexionado se muestra en la *Figura 3.3.1*.

Para obtener sobre la entrada Ck el pulso de T1, se han conectado a masa las salidas  $Ck-A_C$  y  $Ck-B_C$ . Finalmente, la entrada RST se conecta directamente al FF-JK para resetear la secuencia.



Figura 3.3.1 - Esquema circuital del módulo de la Secuencia A.

#### 3.4. Módulo de la Secuencia B

Pasaremos ahora a desarrollar la secuencia del *Módulo B*, que sin duda alguna es la mas extensa y compleja de todas. Como decisión de diseño se ha optado por realizar un contador de 0 a 6, de manera de que cada cuenta represente cierto estado de las salidas de las luces. Es decir, las luces que se enciendan dependerán de la cuenta. Una vez que se llega a la última cuenta, se setea en 1 la salida *SP-B*, de forma tal de volver a la secuencia por defecto del sistema al finalizar la secuencia particular del *Módulo B*. Para el contador se han utilizado tres FF-JK. La tabla de transiciones junto con la tabla de estados de las luces se encuentra conjuntamente en la *Tabla 3.4.1*.

| $Q_2^n$ | $Q_1^n$ | $Q_0^n$ | $Q_2^{n+1}$ | $Q_1^{n+1}$ | $Q_0^{n+1}$ | R <sub>1A</sub> | A <sub>1A</sub> | $V_{1A}$ | $R_{2A}$ | A <sub>2A</sub> | $V_{2A}$ | SP | $J_2$ | <b>K</b> <sub>2</sub> | $J_1$ | <b>K</b> <sub>1</sub> | Jo | K <sub>0</sub> |
|---------|---------|---------|-------------|-------------|-------------|-----------------|-----------------|----------|----------|-----------------|----------|----|-------|-----------------------|-------|-----------------------|----|----------------|
| 0       | 0       | 0       | 0           | 0           | 1           | 0               | 1               | 0        | 1        | 0               | 0        | 0  | 0     | X                     | 0     | X                     | 1  | X              |
| 0       | 0       | 1       | 0           | 1           | 0           | 0               | 0               | 1        | 1        | 0               | 0        | 0  | 0     | X                     | 1     | X                     | X  | 1              |
| 0       | 1       | 0       | 0           | 1           | 1           | 0               | 1               | 0        | 1        | 0               | 0        | 0  | 0     | X                     | X     | 0                     | 1  | X              |
| 0       | 1       | 1       | 1           | 0           | 0           | 1               | 0               | 0        | 0        | 1               | 0        | 0  | 1     | X                     | X     | 1                     | X  | 1              |
| 1       | 0       | 0       | 1           | 0           | 1           | 1               | 0               | 0        | 0        | 0               | 1        | 0  | X     | 0                     | 0     | X                     | 1  | X              |
| 1       | 0       | 1       | 1           | 1           | 0           | 1               | 0               | 0        | 0        | 1               | 0        | 0  | X     | 0                     | 1     | X                     | X  | 1              |
| 1       | 1       | 0       | 0           | 0           | 0           | X               | X               | X        | X        | X               | X        | 1  | X     | 1                     | X     | 1                     | 0  | X              |
| 1       | 1       | 1       | 0           | 0           | 0           | X               | X               | X        | X        | X               | X        | 0  | X     | 1                     | X     | 1                     | X  | 1              |

**Tabla 3.4.1** – Tabla de transiciones del contador en conjunto con la tabla de estados de las luces de salida.

Hecha la tabla de transiciones, pasaremos a armar los mapas de Karnaugh de las entradas de los FF-JK. Dichos mapas se muestran en la *Figura 3.4.1*.



**Figura 3.4.1** – Mapas de Karnaugh correspondientes a las entradas *J y K de la Tabla 3.4.1.* 

Luego se deben realizar los mapas de Karnaugh de las salidas correspondientes a las luces y a la salida de escape *SP-B*. Estos se muestran en la *Figura 3.4.2*.



**Figura 3.4.2** – Mapas de Karnaugh correspondientes a las salidas de las luces y SP-B de la Tabla 3.4.1.

Como se ha mencionado antes, en la secuencia de este módulo se debe hacer uso de los tres timers disponibles. Estos son requeridos en distintos puntos de la secuencia por lo que, de acuerdo al número de cuenta en el que se encuentre el contador, se deberá activar cierta señal de clock en la entrada del módulo. En la *Tabla 3.4.2* se muestra la tabla de estados pertinente, en la cual se usó como referencia la *Tabla 3.1*.

| $Q_2^n$ | $Q_1^n$ | $Q_0^n$ | Ck-A <sub>B</sub> | Ck-B <sub>B</sub> |
|---------|---------|---------|-------------------|-------------------|
| 0       | 0       | 0       | 0                 | 1                 |
| 0       | 0       | 1       | 1                 | 0                 |
| 0       | 1       | 0       | 0                 | 1                 |
| 0       | 1       | 1       | 0                 | 1                 |
| 1       | 0       | 0       | 1                 | 0                 |
| 1       | 0       | 1       | 0                 | 1                 |
| 1       | 1       | 0       | X                 | X                 |
| 1       | 1       | 1       | X                 | X                 |

Tabla 3.4.2 – Tabla de estados de las salidas Ck-A<sub>B</sub> y Ck-B<sub>B</sub>.

En la *Figura 3.4.3* se exhiben los mapas de Karnaugh correspondientes a las salidas de la *Tabla 3.4.2*.



**Figura 3.4.3** – Mapas de Karnaugh correspondientes a las salidas salidas  $Ck-A_B$  y  $Ck-B_B$  de la Tabla 3.4.2.

De esta manera se obtiene el circuito mostrado en la *Figura 3.4.4*. Nótese que la entrada RST se encuentra conectada a los reset de los FF-JK, de manera de asegurar que el contador comience desde el principio de la cuenta al iniciar la secuencia.



Figura 3.4.4 – Esquema circuital del módulo de la Secuencia B.

#### 3.5. Módulo de la Secuencia C

La secuencia de este módulo es un estado estacionario en el cual simplemente mantenemos prendidas las luces amarillas y rojas de ambos semáforos. Por esto, las salidas correspondientes a estas se han conectado a 5V, mientras que las salidas de las luces verdes se han conectado a masa.

Las salidas  $Ck-A_C$  y  $Ck-B_C$  también se han conectado a masa pero en este caso no es de gran importancia, ya que la entrada de clock no se utiliza en la presente unidad. De la misma forma, la entrada RST queda abierta por carecer de significancia.



Figura 3.5 – Esquema circuital del módulo de la Secuencia C.

#### 4. Simulación

Junto al presente informe se encuentra adjunto un archivo denominado "TP.Informe.Grupo.8.simulacion.DSN", el cual contiene una simulación del sistema completo. Este archivo corresponde al software *Proteus*. Cabe aclarar que se ha realizado la implementación del sistema simplemente con dispositivos genéricos del programa a causa de que ciertos integrados, a pesar de existir en la lista de componentes, no se encuentran modelados para su uso. De todas formas esto no modificará el resultado de la simulación a grandes rasgos, ya que el propósito de esta es mostrar al lector que lo desarrollado funciona de forma óptima y correcta.

#### 5. Componentes electrónicos

Hasta el momento hemos utilizado simplemente los dispositivos teóricos para realizar el desarrollo del sistema. Ahora remplazaremos a estos por sus integrados reales equivalentes de acuerdo a la disponibilidad de componentes electrónicos que nos fue dada. En la *Tabla 6.1* se listan los integrados y componentes electrónicos junto a la cantidad requerida y al precio por unidad. Se adjuntan en el *Apéndice A* las hojas de datos correspondientes a todos los componentes.

| Componente Observaciones |                                 | Cantidad | Precio/u (\$) |
|--------------------------|---------------------------------|----------|---------------|
| 74HC/HCT253              | Multiplexor Dual de 4 entradas  | 5        | \$3,50        |
| 74AHCT139                | Demultiplexor Dual de 4 salidas | 1        | \$4,00        |
| 74HC/HCT107              | FF-JK Dual con Reset            | 9        | \$2,30        |
| 74HCT1G04                | Inversor                        | 3        | \$1,60        |
| 74HC/HCT08               | Quad 2-input AND gate           | 3        | \$1,90        |
| 74HC/HCT11               | Triple 3-input AND gate         | 2        | \$1,45        |
| 74HC/HCT32               | Quad 2-input OR gate            | 3        | \$1,65        |
| 74HC/HCT4075             | Triple 3-input OR gate          | 1        | \$1,20        |

**Tabla 6.1** – Componentes electrónicos utilizados. Los precios corresponden a valores aproximados.

#### 6. Presupuesto

De acuerdo a los precios por unidad y a las cantidades requeridas, sumado a la mano de obra por el diseño, desarrollo y armado del sistema, se presupuesta la siguiente cifra total:

Components electrónicos: \$61,75

Mano de obra: \$200

*Total:* \$261,75

El tiempo estimado para el desarrollo completo del sistema y puesta en funcionamiento es de 7 días hábiles desde el momento en que es aprobado el presente presupuesto.

#### 7. Conclusión

A lo largo del desarrollo del sistema hemos sido capaces de aplicar lo hasta aquí aprendido, de manera de no solo adoptar los distintos métodos de simplificación conocidos, sino también de utilizar el criterio propio para hallar soluciones mas factibles que nos permitan arribar a una solución mas eficiente y con costos reducidos de componentes electrónicos y mano de obra.

Fácilmente podríamos haber considerado entradas y salidas, todas en una misma tabla de transiciones, y mediante métodos numéricos lograr la simplificación pertinente. Sin embargo, conseguimos en los multiplexores una estrategia de reducción que nos permitió dividir el problema y atacarlo en zonas más pequeñas. De aquí la importancia de acrecentar la destreza en el proceso de minimización de un problema a varios subproblemas de menor complejidad, lo cual nos ha permitido plasmar una solución que cumple con absolutamente todos los requerimientos sin mostrar grandes complejidades circuitales.

### **Apéndice A**

Hojas de datos de componentes electrónicos

#### INTEGRATED CIRCUITS

## DATA SHEET

For a complete data sheet, please also download:

- The IC06 74HC/HCT/HCU/HCMOS Logic Family Specifications
- The IC06 74HC/HCT/HCU/HCMOS Logic Package Information
- The IC06 74HC/HCT/HCU/HCMOS Logic Package Outlines

# **74HC/HCT107**Dual JK flip-flop with reset; negative-edge trigger

Product specification
File under Integrated Circuits, IC06

December 1990





#### Dual JK flip-flop with reset; negative-edge trigger

#### 74HC/HCT107

#### **FEATURES**

· Output capability: standard

I<sub>CC</sub> category: flip-flops

#### **GENERAL DESCRIPTION**

The 74HC/HCT107 are high-speed Si-gate CMOS devices and are pin compatible with low power Schottky TTL (LSTTL). They are specified in compliance with JEDEC standard no. 7A.

The 74HC/HCT107 are dual negative-edge triggered JK-type flip-flops featuring individual J, K, clock ( $\overline{nCP}$ ) and reset ( $\overline{nR}$ ) inputs; also complementary Q and  $\overline{Q}$  outputs.

The J and K inputs must be stable one set-up time prior to the HIGH-to-LOW clock transition for predictable operation.

The reset  $(n\overline{R})$  is an asynchronous active LOW input. When LOW, it overrides the clock and data inputs, forcing the Q output LOW and the  $\overline{Q}$  output HIGH.

Schmitt-trigger action in the clock input makes the circuit highly tolerant to slower clock rise and fall times.

#### **QUICK REFERENCE DATA**

 $GND = 0 \text{ V}; T_{amb} = 25 \, ^{\circ}\text{C}; t_r = t_f = 6 \text{ ns}$ 

| SYMBOL                              | PARAMETER                                   | CONDITIONS                                       | TYP | UNIT |      |
|-------------------------------------|---------------------------------------------|--------------------------------------------------|-----|------|------|
| STWIBOL                             | PARAMETER                                   | CONDITIONS                                       | нс  | нст  | UNII |
| t <sub>PHL</sub> / t <sub>PLH</sub> | propagation delay                           |                                                  |     |      |      |
|                                     | nCP to nQ                                   |                                                  | 16  | 16   | ns   |
|                                     | nCP to nQ                                   | $C_L = 15 \text{ pF};$<br>$V_{CC} = 5 \text{ V}$ | 16  | 18   | ns   |
|                                     | $n\overline{R}$ to $nQ$ , $n\overline{Q}$   | ACC = 2 A                                        | 16  | 17   | ns   |
| f <sub>max</sub>                    | maximum clock frequency                     |                                                  | 78  | 73   | MHz  |
| Cı                                  | input capacitance                           |                                                  | 3.5 | 3.5  | pF   |
| C <sub>PD</sub>                     | power dissipation capacitance per flip-flop | notes 1 and 2                                    | 30  | 30   | pF   |

#### **Notes**

1.  $C_{PD}$  is used to determine the dynamic power dissipation ( $P_D$  in  $\mu W$ ):

$$P_D = C_{PD} \times V_{CC}^2 \times f_i + \sum (C_L \times V_{CC}^2 \times f_o)$$
 where:

f<sub>i</sub> = input frequency in MHz

 $f_o$  = output frequency in MHz

 $\sum (C_L \times V_{CC}^2 \times f_o) = \text{sum of outputs}$ 

C<sub>L</sub> = output load capacitance in pF

V<sub>CC</sub> = supply voltage in V

2. For HC the condition is  $V_I = GND$  to  $V_{CC}$ For HCT the condition is  $V_I = GND$  to  $V_{CC} - 1.5$  V.

#### ORDERING INFORMATION

See "74HC/HCT/HCU/HCMOS Logic Package Information".

#### Dual JK flip-flop with reset; negative-edge trigger

#### 74HC/HCT107

#### **PIN DESCRIPTION**

| PIN NO.                                 | SYMBOL                       | NAME AND FUNCTION                         |  |  |  |
|-----------------------------------------|------------------------------|-------------------------------------------|--|--|--|
| 1, 8, 4, 11                             | 1J, 2J, 1K, 2K               | synchronous inputs; flip-flops 1 and 2    |  |  |  |
| 2, 6                                    | 1\overline{Q}, 2\overline{Q} | complement flip-flop outputs              |  |  |  |
| 3, 5                                    | 1Q, 2Q                       | true flip-flop outputs                    |  |  |  |
| 7                                       | GND                          | ground (0 V)                              |  |  |  |
| 12, 9 1 <del>CP</del> , 2 <del>CP</del> |                              | clock input (HIGH-to-LOW, edge-triggered) |  |  |  |
| 13, 10                                  | 1R, 2R                       | asynchronous reset inputs (active LOW)    |  |  |  |
| 14                                      | V <sub>CC</sub>              | positive supply voltage                   |  |  |  |







#### Dual JK flip-flop with reset; negative-edge trigger

#### 74HC/HCT107





#### **FUNCTION TABLE**

| ODEDATING MODE     |    | IN           | OUTPUTS |   |    |              |
|--------------------|----|--------------|---------|---|----|--------------|
| OPERATING MODE     | nR | nCP          | J       | К | Q  | Q            |
| asynchronous reset | L  | Х            | Х       | Х | L  | Н            |
|                    |    |              |         |   | 1_ |              |
| toggle             | H  | ↓            | h       | h | q  | q            |
| load "0" (reset)   | Н  | $\downarrow$ | 1       | h | L  | Н            |
| load "1" (set)     | Н  | $\downarrow$ | h       | I | Н  | L            |
| hold "no change"   | Н  | $\downarrow$ | I       | ı | q  | <del>-</del> |

#### Note

- 1. H = HIGH voltage level
  - h = HIGH voltage level one set-up time prior to the HIGH-to-LOW CP transition
  - L = LOW voltage level
  - I = LOW voltage level one set-up time prior to the HIGH-to-LOW CP transition
  - q = lower case letters indicate the state of the referenced output one set-up time prior to the HIGH-to-LOW CP transition
  - X = don't care
  - $\downarrow$  = HIGH-to-LOW CP transition

#### Dual JK flip-flop with reset; negative-edge trigger

74HC/HCT107

#### DC CHARACTERISTICS FOR 74HC

For the DC characteristics see "74HC/HCT/HCU/HCMOS Logic Family Specifications".

Output capability: standard I<sub>CC</sub> category: flip-flops

#### **AC CHARACTERISTICS FOR 74HC**

 $GND = 0 V; t_r = t_f = 6 ns; C_L = 50 pF$ 

|                                     |                                   |                 |                | 7               | Γ <sub>amb</sub> (° |                 | TEST CONDITIONS |                 |     |                        |           |
|-------------------------------------|-----------------------------------|-----------------|----------------|-----------------|---------------------|-----------------|-----------------|-----------------|-----|------------------------|-----------|
| CVMBOL                              | PARAMETER                         |                 | 74HC           |                 |                     |                 |                 |                 |     |                        | WAVEEODMO |
| SYMBOL                              | PARAMETER                         |                 | +25            |                 |                     | -40 to +85      |                 | -40 to +125     |     | V <sub>CC</sub><br>(V) | WAVEFORMS |
|                                     |                                   | min.            | typ.           | max.            | min.                | max.            | min.            | max.            |     | (,,                    |           |
| t <sub>PHL</sub> / t <sub>PLH</sub> | propagation delay nCP to nQ       |                 | 52<br>19<br>15 | 160<br>32<br>27 |                     | 200<br>40<br>34 |                 | 240<br>48<br>41 | ns  | 2.0<br>4.5<br>6.0      | Fig.6     |
| t <sub>PHL</sub> / t <sub>PLH</sub> | propagation delay nCP to nQ       |                 | 52<br>19<br>15 | 160<br>32<br>27 |                     | 200<br>40<br>34 |                 | 240<br>48<br>41 | ns  | 2.0<br>4.5<br>6.0      | Fig.6     |
| t <sub>PHL</sub> / t <sub>PLH</sub> | propagation delay<br>nR to nQ, nQ |                 | 52<br>19<br>15 | 155<br>31<br>26 |                     | 195<br>39<br>33 |                 | 235<br>47<br>40 | ns  | 2.0<br>4.5<br>6.0      | Fig.7     |
| t <sub>THL</sub> / t <sub>TLH</sub> | output transition time            |                 | 19<br>7<br>6   | 75<br>15<br>13  |                     | 95<br>19<br>16  |                 | 110<br>22<br>19 | ns  | 2.0<br>4.5<br>6.0      | Fig.6     |
| t <sub>W</sub>                      | clock pulse width<br>HIGH or LOW  | 80<br>16<br>14  | 22<br>8<br>6   |                 | 100<br>20<br>17     |                 | 120<br>24<br>20 |                 | ns  | 2.0<br>4.5<br>6.0      | Fig.6     |
| t <sub>W</sub>                      | reset pulse width<br>LOW          | 80<br>16<br>14  | 22<br>8<br>6   |                 | 100<br>20<br>17     |                 | 120<br>24<br>20 |                 | ns  | 2.0<br>4.5<br>6.0      | Fig.7     |
| t <sub>rem</sub>                    | removal time<br>nR to nCP         | 60<br>12<br>10  | 19<br>7<br>6   |                 | 75<br>15<br>13      |                 | 90<br>18<br>15  |                 | ns  | 2.0<br>4.5<br>6.0      | Fig.7     |
| t <sub>su</sub>                     | set-up time<br>nJ, nK to nCP      | 100<br>20<br>17 | 22<br>8<br>6   |                 | 125<br>25<br>21     |                 | 150<br>30<br>26 |                 | ns  | 2.0<br>4.5<br>6.0      | Fig.6     |
| t <sub>h</sub>                      | hold time<br>nJ, nK to nCP        | 3<br>3<br>3     | -6<br>-2<br>-2 |                 | 3<br>3<br>3         |                 | 3<br>3<br>3     |                 | ns  | 2.0<br>4.5<br>6.0      | Fig.6     |
| f <sub>max</sub>                    | maximum clock pulse frequency     | 6.0<br>30<br>35 | 23<br>70<br>85 |                 | 4.8<br>24<br>28     |                 | 4.0<br>20<br>24 |                 | MHz | 2.0<br>4.5<br>6.0      | Fig.6     |

#### Dual JK flip-flop with reset; negative-edge trigger

74HC/HCT107

#### DC CHARACTERISTICS FOR 74HCT

For the DC characteristics see "74HC/HCT/HCU/HCMOS Logic Family Specifications".

Output capability: standard I<sub>CC</sub> category: flip-flops

#### Note to HCT types

The value of additional quiescent supply current ( $\Delta I_{CC}$ ) for a unit load of 1 is given in the family specifications. To determine  $\Delta I_{CC}$  per input, multiply this value by the unit load coefficient shown in the table below.

| INPUT                | UNIT LOAD COEFFICIENT |
|----------------------|-----------------------|
| nK                   | 0.60                  |
| nR                   | 0.65                  |
| n <del>CP</del> , nJ | 1.00                  |

#### **AC CHARACTERISTICS FOR 74HCT**

 $GND = 0 V; t_f = t_f = 6 ns; C_L = 50 pF$ 

|                                     | PARAMETER                        |      |       | 7    | Γ <sub>amb</sub> (° |      | TEST CONDITIONS |      |      |                        |           |
|-------------------------------------|----------------------------------|------|-------|------|---------------------|------|-----------------|------|------|------------------------|-----------|
| SYMBOL                              |                                  |      | 74HCT |      |                     |      |                 |      |      |                        |           |
| STIVIBUL                            |                                  | +25  |       |      | -40 to +85          |      | -40 to +125     |      | UNIT | V <sub>CC</sub><br>(V) | WAVEFORMS |
|                                     |                                  | min. | typ.  | max. | min.                | max. | min.            | max. |      | (-,                    |           |
| t <sub>PHL</sub> / t <sub>PLH</sub> | propagation delay nCP to nQ      |      | 19    | 36   |                     | 45   |                 | 54   | ns   | 4.5                    | Fig.6     |
| t <sub>PHL</sub> / t <sub>PLH</sub> | propagation delay nCP to nQ      |      | 21    | 36   |                     | 45   |                 | 54   | ns   | 4.5                    | Fig.6     |
| t <sub>PHL</sub> / t <sub>PLH</sub> | propagation delay nR to nQ, nQ   |      | 20    | 38   |                     | 48   |                 | 57   | ns   | 4.5                    | Fig.7     |
| t <sub>THL</sub> / t <sub>TLH</sub> | output transition time           |      | 7     | 15   |                     | 19   |                 | 22   | ns   | 4.5                    | Fig.6     |
| t <sub>W</sub>                      | clock pulse width<br>HIGH or LOW | 16   | 9     |      | 20                  |      | 24              |      | ns   | 4.5                    | Fig.6     |
| t <sub>W</sub>                      | reset pulse width LOW            | 20   | 11    |      | 25                  |      | 30              |      | ns   | 4.5                    | Fig.7     |
| t <sub>rem</sub>                    | removal time<br>nR to nCP        | 14   | 8     |      | 18                  |      | 21              |      | ns   | 4.5                    | Fig.7     |
| t <sub>su</sub>                     | set-up time<br>nJ, nK to nCP     | 20   | 7     |      | 25                  |      | 30              |      | ns   | 4.5                    | Fig.6     |
| t <sub>h</sub>                      | hold time<br>nJ, nK to nCP       | 5    | -2    |      | 5                   |      | 5               |      | ns   | 4.5                    | Fig.6     |
| f <sub>max</sub>                    | maximum clock pulse frequency    | 30   | 66    |      | 24                  |      | 20              |      | MHz  | 4.5                    | Fig.6     |

#### Dual JK flip-flop with reset; negative-edge trigger

74HC/HCT107

#### **AC WAVEFORMS**



The shaded areas indicate when the input is permitted to change for predictable output performance.

(1) HC :  $V_M$  = 50%;  $V_I$  = GND to  $V_{CC}$ . HCT:  $V_M$  = 1.3 V;  $V_I$  = GND to 3 V.

Fig.6 Waveforms showing the clock (nCP) to output (nQ, nQ) propagation delays, the clock pulse width, the J and K to nCP set-up and hold times, the output transition times and the maximum clock pulse frequency.



Fig.7 Waveforms showing the reset  $(n\overline{R})$  input to output  $(nQ, n\overline{Q})$  propagation delays, the reset pulse width and the  $n\overline{R}$  to  $n\overline{CP}$  removal time.

#### **PACKAGE OUTLINES**

See "74HC/HCT/HCU/HCMOS Logic Package Outlines".

This datasheet has been download from:

www.datasheetcatalog.com

Datasheets for electronics components.

#### INTEGRATED CIRCUITS

## DATA SHEET

For a complete data sheet, please also download:

- The IC06 74HC/HCT/HCU/HCMOS Logic Family Specifications
- The IC06 74HC/HCT/HCU/HCMOS Logic Package Information
- The IC06 74HC/HCT/HCU/HCMOS Logic Package Outlines

# **74HC/HCT253**Dual 4-input multiplexer; 3-state

Product specification
File under Integrated Circuits, IC06

December 1990





#### **Dual 4-input multiplexer; 3-state**

#### 74HC/HCT253

#### **FEATURES**

- · Non-inverting data path
- · 3-state outputs for bus interface
- and multiplex expansion
- · Common select inputs
- · Separate output enable inputs
- · Output capability: bus driver
- · I<sub>CC</sub> category: MSI

#### **GENERAL DESCRIPTION**

The 74HC/HCT253 are high-speed Si-gate CMOS devices and are pin compatible with low power Schottky TTL (LSTTL). They are specified in compliance with JEDEC standard no. 7A.

The 74HC/HCT253 have two identical 4-input multiplexers with 3-state outputs which select two bits from four sources selected by common data select inputs  $(S_0, S_1)$ .

When the individual output enable (10E, 20E) inputs of the 4-input multiplexers are HIGH, the outputs are forced to the high impedance OFF-state. The "253" is the logic implementation of a 2-pole, 4-position switch, where the position of the switch is determined by the logic levels applied to  $S_0$  and  $S_1$ .

The logic equations for the outputs are:  $1Y = 1\overline{OE}(1I_0.\overline{S}_1.\overline{S}_0 + 1I_1.\overline{S}_1.S_0 + 1I_2.S_1.\overline{S}_0 + 1I_3.S_1.S_0)$   $2Y = 2\overline{OE}(2I_0.\overline{S}_1.\overline{S}_0 + 2I_1.\overline{S}_1.S_0 + 2I_2.S_1.\overline{S}_0 + 2I_3.S_1.S_0)$ 

#### **APPLICATIONS**

- · Data selectors
- Data multiplexers

#### **QUICK REFERENCE DATA**

GND = 0 V;  $T_{amb}$  = 25 °C;  $t_r$  =  $t_f$  = 6 ns

| SYMBOL                              | PARAMETER                                     | CONDITIONS                                  | TYP | UNIT |      |
|-------------------------------------|-----------------------------------------------|---------------------------------------------|-----|------|------|
| STIVIBUL                            | PARAMETER                                     | CONDITIONS                                  | нс  |      | UNII |
| t <sub>PHL</sub> / t <sub>PLH</sub> | propagation delay                             | $C_L = 15 \text{ pF}; V_{CC} = 5 \text{ V}$ |     |      |      |
|                                     | 1I <sub>n</sub> , 2I <sub>n</sub> to nY;      |                                             | 17  | 17   | ns   |
|                                     | S <sub>n</sub> to nY                          |                                             | 18  | 19   | ns   |
| Cı                                  | input capacitance                             |                                             | 3.5 | 3.5  | pF   |
| C <sub>PD</sub>                     | power dissipation capacitance per multiplexer | notes 1 and 2                               | 55  | 55   | pF   |

#### **Notes**

1.  $C_{PD}$  is used to determine the dynamic power dissipation ( $P_D$  in  $\mu W$ ):

$$P_D = C_{PD} \times V_{CC}^2 \times f_i + \sum (C_L \times V_{CC}^2 \times f_o)$$
 where:

f<sub>i</sub> = input frequency in MHz

f<sub>o</sub> = output frequency in MHz

 $\sum (C_L \times V_{CC}^2 \times f_o) = \text{sum of outputs}$ 

C<sub>L</sub> = output load capacitance in pF

V<sub>CC</sub> = supply voltage in V

2. For HC the condition is  $V_I$  = GND to  $V_{CC}$ For HCT the condition is  $V_I$  = GND to  $V_{CC}$  – 1.5 V

#### ORDERING INFORMATION

See "74HC/HCT/HCU/HCMOS Logic Package Information".

#### Dual 4-input multiplexer; 3-state

#### 74HC/HCT253

#### **PIN DESCRIPTION**

| PIN NO.        | SYMBOL                             | NAME AND FUNCTION                 |
|----------------|------------------------------------|-----------------------------------|
| 1, 15          | 1 <del>OE</del> , 2 <del>OE</del>  | output enable inputs (active LOW) |
| 14, 2          | S <sub>0</sub> , S <sub>1</sub>    | common data select inputs         |
| 7, 9           | 1Y, 2Y                             | 3-state multiplexer outputs       |
| 8              | GND                                | ground (0 V)                      |
| 6, 5, 4, 3     | 1I <sub>0</sub> to 1I <sub>3</sub> | data inputs from source 1         |
| 10, 11, 12, 13 | 2l <sub>0</sub> to 2l <sub>3</sub> | data inputs from source 2         |
| 16             | V <sub>CC</sub>                    | positive supply voltage           |







#### Dual 4-input multiplexer; 3-state

#### 74HC/HCT253





#### **FUNCTION TABLE**

| SELECT         | INPUTS         |                 | DATA I          | NPUTS           | OUTPUT ENABLE   | OUTPUT |    |
|----------------|----------------|-----------------|-----------------|-----------------|-----------------|--------|----|
| S <sub>0</sub> | S <sub>1</sub> | nl <sub>0</sub> | nl <sub>1</sub> | nl <sub>2</sub> | nl <sub>3</sub> | nOE    | nY |
| Х              | Х              | Х               | Х               | Х               | Х               | Н      | Z  |
| L              | L              | L               | Х               | Х               | Х               | L      | L  |
| L              | L              | Н               | X               | X               | X               | L      | Н  |
| Н              | L              | X               | L               | X               | Х               | L      | L  |
| Н              | L              | Х               | Н               | Χ               | Х               | L      | Н  |
| L              | Н              | Х               | Х               | L               | Х               | L      | L  |
| L              | Н              | Х               | X               | Н               | Х               | L      | Н  |
| Н              | Н              | X               | X               | X               | L               | L      | L  |
| Н              | Н              | Х               | X               | Χ               | Н               | L      | Н  |

#### **NOTES**

- 1. H = HIGH voltage level
  - L = LOW voltage level
  - X = don't care
  - Z = high impedance OFF-state

#### Dual 4-input multiplexer; 3-state

74HC/HCT253

#### DC CHARACTERISTICS FOR 74HC

For the DC characteristics see "74HC/HCT/HCU/HCMOS Logic Family Specifications".

Output capability: bus driver

I<sub>CC</sub> category: MSI

#### **AC CHARACTERISTICS FOR 74HC**

 $GND = 0 V; t_r = t_f = 6 ns; C_L = 50 pF$ 

|                                     |                                                                |      |                | -               | Γ <sub>amb</sub> (° |                 | TEST CONDITIONS |                 |    |                   |           |
|-------------------------------------|----------------------------------------------------------------|------|----------------|-----------------|---------------------|-----------------|-----------------|-----------------|----|-------------------|-----------|
|                                     |                                                                |      |                |                 | 74HC                |                 |                 |                 |    |                   |           |
| SYMBOL                              | SYMBOL PARAMETER                                               |      | +25            |                 | -40 to +85          |                 | −40<br>to +125  |                 | ·  |                   | WAVEFORMS |
|                                     |                                                                | min. | typ.           | max.            | min.                | max.            | min.            | max.            |    |                   |           |
| t <sub>PHL</sub> / t <sub>PLH</sub> | propagation delay 1I <sub>n</sub> to nY; 2I <sub>n</sub> to nY |      | 55<br>20<br>16 | 175<br>35<br>30 |                     | 220<br>44<br>37 |                 | 265<br>53<br>45 | ns | 2.0<br>4.5<br>6.0 | Fig.6     |
| t <sub>PHL</sub> / t <sub>PLH</sub> | propagation delay S <sub>n</sub> to nY                         |      | 58<br>21<br>17 | 175<br>35<br>30 |                     | 220<br>44<br>37 |                 | 265<br>53<br>45 | ns | 2.0<br>4.5<br>6.0 | Fig.6     |
| t <sub>PZH</sub> / t <sub>PZL</sub> | 3-state output enable time nOE to nY                           |      | 30<br>11<br>9  | 100<br>20<br>17 |                     | 125<br>25<br>21 |                 | 150<br>30<br>26 | ns | 2.0<br>4.5<br>6.0 | Fig.7     |
| t <sub>PHZ</sub> / t <sub>PLZ</sub> | 3-state output disable time nOE to nY                          |      | 41<br>15<br>12 | 150<br>30<br>26 |                     | 190<br>38<br>33 |                 | 225<br>45<br>38 | ns | 2.0<br>4.5<br>6.0 | Fig.7     |
| t <sub>THL</sub> / t <sub>TLH</sub> | output transition time                                         |      | 14<br>5<br>4   | 60<br>12<br>10  |                     | 75<br>15<br>13  |                 | 90<br>18<br>15  | ns | 2.0<br>4.5<br>6.0 | Fig.6     |

## Dual 4-input multiplexer; 3-state

74HC/HCT253

#### DC CHARACTERISTICS FOR 74HCT

For the DC characteristics see "74HC/HCT/HCU/HCMOS Logic Family Specifications".

Output capability: bus driver

I<sub>CC</sub> category: MSI

#### Note to HCT types

The value of additional quiescent supply current ( $\Delta I_{CC}$ ) for a unit load of 1 is given in the family specifications. To determine  $\Delta I_{CC}$  per input, multiply this value by the unit load coefficient shown in the table below.

| INPUT                            | UNIT LOAD COEFFICIENT |
|----------------------------------|-----------------------|
| 1I <sub>n</sub>                  | 0.40                  |
| 2 <u>In</u>                      | 0.40                  |
| nOE                              | 1.10                  |
| S <sub>0</sub><br>S <sub>1</sub> | 1.10                  |
| S <sub>1</sub>                   | 1.10                  |

#### **AC CHARACTERISTICS FOR 74HCT**

 $GND = 0 V; t_r = t_f = 6 ns; C_L = 50 pF$ 

|                                     |                                                                |       |      | Т    | amb (°C | C)    |             |      |      | TEST CONDITIONS        |            |  |
|-------------------------------------|----------------------------------------------------------------|-------|------|------|---------|-------|-------------|------|------|------------------------|------------|--|
| SYMBOL                              | PARAMETER                                                      | 74HCT |      |      |         |       |             |      |      |                        | WAVEFORMS  |  |
| STWIBOL                             | TAKAWETEK                                                      | +25   |      |      | −40 t   | o +85 | -40 to +125 |      | UNIT | V <sub>CC</sub><br>(V) | WAVEFORWIS |  |
|                                     |                                                                | min.  | typ. | max. | min.    | max.  | min.        | max. |      | (1)                    |            |  |
| t <sub>PHL</sub> / t <sub>PLH</sub> | propagation delay 1I <sub>n</sub> to nY; 2I <sub>n</sub> to nY |       | 20   | 38   |         | 48    |             | 57   | ns   | 4.5                    | Fig.6      |  |
| t <sub>PHL</sub> / t <sub>PLH</sub> | propagation delay<br>S <sub>n</sub> to nY                      |       | 22   | 40   |         | 50    |             | 60   | ns   | 4.5                    | Fig.6      |  |
| t <sub>PZH</sub> / t <sub>PZL</sub> | 3-state output enable time nOE to nY                           |       | 14   | 30   |         | 38    |             | 45   | ns   | 4.5                    | Fig.7      |  |
| t <sub>PHZ</sub> / t <sub>PLZ</sub> | 3-state output disable time nOE to nY                          |       | 13   | 30   |         | 38    |             | 45   | ns   | 4.5                    | Fig.7      |  |
| t <sub>THL</sub> / t <sub>TLH</sub> | output transition time                                         |       | 5    | 12   |         | 15    |             | 18   | ns   | 4.5                    | Fig.6      |  |

## Dual 4-input multiplexer; 3-state

### 74HC/HCT253

#### **AC WAVEFORMS**



Fig.6 Waveforms showing the input (1I<sub>n</sub>, 2I<sub>n</sub>) to output (1Y, 2Y) propagation delays and the output transition times.



#### **PACKAGE OUTLINES**

See "74HC/HCT/HCU/HCMOS Logic Package Outlines".

This datasheet has been download from:

www.datasheetcatalog.com

Datasheets for electronics components.

## INTEGRATED CIRCUITS

## DATA SHEET

## 74AHC139; 74AHCT139 Dual 2-to-4 line decoder/demultiplexer

Product specification File under Integrated Circuits, IC06 1999 Sep 01





## Dual 2-to-4 line decoder/demultiplexer

74AHC139; 74AHCT139

#### **FEATURES**

- ESD protection: HBM EIA/JESD22-A114-A exceeds 2000 V MM EIA/JESD22-A115-A exceeds 200 V CDM EIA/JESD22-C101 exceeds 1000 V
- · Balanced propagation delays
- · All inputs have Schmitt trigger actions
- Inputs accept voltages higher than V<sub>CC</sub>
- For AHC only: operates with CMOS input levels
- For AHCT only: operates with TTL input levels
- Specified from -40 to +85 °C and -40 to +125 °C.

#### DESCRIPTION

The 74AHC/AHCT139 are high-speed Si-gate CMOS devices and are pin compatible with low power Schottky TTL (LSTTL). They are specified in compliance with JEDEC standard no. 7A.

The 74AHC/AHCT139 are high-speed, dual 2-to-4 line decoder/demultiplexers.

This device has two independent decoders, each accepting two binary weighted inputs ( $nA_0$  and  $nA_1$ ) and providing four mutually exclusive active LOW outputs ( $n\overline{Y}_0$  to  $n\overline{Y}_3$ ). Each decoder has an active LOW enable input ( $n\overline{E}$ ). When  $n\overline{E}$  is HIGH, every output is forced HIGH. The enable input can be used as the data input for a 1-to-4 demultiplexer application.

The '139' is identical to the HEF4556 of the HE4000B family.

#### **QUICK REFERENCE DATA**

Ground = 0 V;  $T_{amb} = 25 \, ^{\circ}C$ ;  $t_r = t_f \le 3.0 \, \text{ns}$ .

| CVMDOL                             | DADAMETED                            | CONDITIONS                                          | TYP                                                   | LINUT |    |
|------------------------------------|--------------------------------------|-----------------------------------------------------|-------------------------------------------------------|-------|----|
| SYMBOL                             | PARAMETER                            | CONDITIONS                                          | AHC AHCT  3.9 4.7 ns 3.4 3.6 ns 3.0 3.0 pF 4.0 4.0 pF | UNIT  |    |
| t <sub>PHL</sub> /t <sub>PLH</sub> | propagation delay                    | $C_L = 15 \text{ pF}; V_{CC} = 5 \text{ V}$         |                                                       |       |    |
|                                    | $nA_n$ to $n\overline{Y}_n$          |                                                     | 3.9                                                   | 4.7   | ns |
|                                    | $n\overline{E}$ to $n\overline{Y}_n$ |                                                     | 3.4                                                   | 3.6   | ns |
| Cı                                 | input capacitance                    | $V_I = V_{CC}$ or GND                               | 3.0                                                   | 3.0   | pF |
| Co                                 | output capacitance                   |                                                     | 4.0                                                   | 4.0   | pF |
| C <sub>PD</sub>                    | power dissipation capacitance        | C <sub>L</sub> = 50 pF; f = 1 MHz;<br>notes 1 and 2 | 25.76                                                 | 22.36 | pF |

#### Notes

1.  $C_{PD}$  is used to determine the dynamic power dissipation ( $P_D$  in  $\mu W$ ).

$$P_D = C_{PD} \times V_{CC}^2 \times f_i + \sum (C_L \times V_{CC}^2 \times f_o)$$
 where:

 $f_i$  = input frequency in MHz;

f<sub>o</sub> = output frequency in MHz;

 $\sum (C_L \times V_{CC}^2 \times f_0) = \text{sum of outputs};$ 

C<sub>L</sub> = output load capacitance in pF;

 $V_{CC}$  = supply voltage in Volts.

2. The condition is  $V_I = GND$  to  $V_{CC}$ .

## Dual 2-to-4 line decoder/demultiplexer

74AHC139; 74AHCT139

#### **FUNCTION TABLE**

See note 1.

|    | INPUTS          |                 |     | OUTI | PUTS |     |
|----|-----------------|-----------------|-----|------|------|-----|
| nΕ | nA <sub>0</sub> | nA <sub>1</sub> | n₹₀ | n₹₁  | n₹₂  | n₹₃ |
| Н  | Х               | Х               | Н   | Н    | Н    | Н   |
| L  | L               | L               | L   | Н    | Н    | Н   |
| L  | Н               | L               | Н   | L    | Н    | Н   |
| L  | L               | Н               | Н   | Н    | L    | Н   |
| L  | Н               | Н               | Н   | Н    | Н    | L   |

#### Note

1. H = HIGH voltage level;

L = LOW voltage level;

X = don't care.

#### **ORDERING INFORMATION**

| OUTSIDE NORTH | NORTH AMERICA  | PACKAGES |         |          |          |  |  |  |  |  |
|---------------|----------------|----------|---------|----------|----------|--|--|--|--|--|
| AMERICA       | NONTH AMERICA  | PINS     | PACKAGE | MATERIAL | CODE     |  |  |  |  |  |
| 74AHC139D     | 74AHC139D      | 16       | SO      | plastic  | SOT109-1 |  |  |  |  |  |
| 74AHC139PW    | 74AHC139PW DH  | 16       | TSSOP   | plastic  | SOT403-1 |  |  |  |  |  |
| 74AHCT139D    | 74AHCT139D     | 16       | SO      | plastic  | SOT109-1 |  |  |  |  |  |
| 74AHCT139PW   | 74AHCT139PW DH | 16       | TSSOP   | plastic  | SOT403-1 |  |  |  |  |  |

#### **PINNING**

| PIN              | SYMBOL                                                                          | DESCRIPTION                |
|------------------|---------------------------------------------------------------------------------|----------------------------|
| 1 and 15         | 1E and 2E                                                                       | enable inputs (active LOW) |
| 2 and 3          | 1A <sub>0</sub> and 1A <sub>1</sub>                                             | address inputs             |
| 4, 5, 6 and 7    | $1\overline{Y}_0$ , $1\overline{Y}_1$ , $\overline{Y}_2$ and $1\overline{Y}_3$  | outputs (active LOW)       |
| 8                | GND                                                                             | ground (0 V)               |
| 9, 10, 11 and 12 | $2\overline{Y}_3$ , $2\overline{Y}_2$ , $2\overline{Y}_1$ and $2\overline{Y}_0$ | outputs (active LOW)       |
| 13 and 14        | 2A <sub>1</sub> and 2A <sub>0</sub>                                             | address inputs             |
| 16               | V <sub>CC</sub>                                                                 | DC supply voltage          |

## Dual 2-to-4 line decoder/demultiplexer

## 74AHC139; 74AHCT139









## Dual 2-to-4 line decoder/demultiplexer

74AHC139; 74AHCT139

#### RECOMMENDED OPERATING CONDITIONS

| SYMBOL                         | PARAMETER                 | CONDITIONS                       |      | 74AHC | ;               | 7    | UNIT |                 |      |
|--------------------------------|---------------------------|----------------------------------|------|-------|-----------------|------|------|-----------------|------|
| STWIBOL                        | PARAMETER CONDITIONS      |                                  | MIN. | TYP.  | MAX.            | MIN. | TYP. | MAX.            | UNII |
| V <sub>CC</sub>                | DC supply voltage         |                                  | 2.0  | 5.0   | 5.5             | 4.5  | 5.0  | 5.5             | V    |
| VI                             | input voltage             |                                  | 0    | _     | 5.5             | 0    | _    | 5.5             | V    |
| Vo                             | output voltage            |                                  | 0    | _     | V <sub>CC</sub> | 0    | _    | V <sub>CC</sub> | V    |
| T <sub>amb</sub>               | operating ambient         | see DC and AC                    | -40  | +25   | +85             | -40  | +25  | +85             | °C   |
|                                | temperature               | characteristics per device       | -40  | +25   | +125            | -40  | +25  | +125            | °C   |
| $t_r, t_f (\Delta t/\Delta f)$ | input rise and fall ratio | $V_{CC} = 3.3 \pm 0.3 \text{ V}$ | _    | _     | 100             | _    | _    | _               | ns/V |
|                                |                           | $V_{CC} = 5 \pm 0.5 \text{ V}$   | _    | _     | 20              | _    | _    | 20              |      |

#### **LIMITING VALUES**

In accordance with the Absolute Maximum Rating System (IEC 134); voltages are referenced to GND (ground = 0 V).

| SYMBOL           | PARAMETER                         | CONDITIONS                                                                    | MIN. | MAX. | UNIT |
|------------------|-----------------------------------|-------------------------------------------------------------------------------|------|------|------|
| V <sub>CC</sub>  | DC supply voltage                 |                                                                               | -0.5 | +7.0 | V    |
| VI               | input voltage                     |                                                                               | -0.5 | +7.0 | V    |
| I <sub>IK</sub>  | DC input diode current            | V <sub>I</sub> < -0.5 V; note 1                                               | _    | -20  | mA   |
| lok              | DC output diode current           | $V_O < -0.5 \text{ V or } V_O > V_{CC} + 0.5 \text{ V}; \text{ note 1}$       | _    | ±20  | mA   |
| Io               | DC output source or sink current  | $-0.5 \text{ V} < \text{V}_{\text{O}} < \text{V}_{\text{CC}} + 0.5 \text{ V}$ | _    | ±25  | mA   |
| I <sub>CC</sub>  | DC V <sub>CC</sub> or GND current |                                                                               | _    | ±75  | mA   |
| T <sub>stg</sub> | storage temperature               |                                                                               | -65  | +150 | °C   |
| P <sub>D</sub>   | power dissipation per package     | for temperature range: –40 to +125 °C; note 2                                 | _    | 500  | mW   |

#### Notes

- 1. The input and output voltage ratings may be exceeded if the input and output current ratings are observed.
- 2. For SO package: above 70 °C the value of  $P_D$  derates linearly with 8 mW/K. For TSSOP package: above 60 °C the value of  $P_D$  derates linearly with 5.5 mW/K.

## Dual 2-to-4 line decoder/demultiplexer

74AHC139; 74AHCT139

#### **DC CHARACTERISTICS**

#### Family 74AHC

Over recommended operating conditions; voltage are referenced to GND (ground = 0 V).

|                 |                               | TEST CONDIT                                                         | IONS                |      |      | Т     | amb (°( | C)    |       |        |      |
|-----------------|-------------------------------|---------------------------------------------------------------------|---------------------|------|------|-------|---------|-------|-------|--------|------|
| SYMBOL          | PARAMETER                     |                                                                     |                     |      | 25   |       | -40 t   | o +85 | -40 t | o +125 | UNIT |
|                 |                               | OTHER                                                               | V <sub>CC</sub> (V) | MIN. | TYP. | MAX.  | MIN.    | MAX.  | MIN.  | MAX.   |      |
| V <sub>IH</sub> | HIGH-level input              |                                                                     | 2.0                 | 1.5  | _    | _     | 1.5     | _     | 1.5   | _      | V    |
|                 | voltage                       |                                                                     | 3.0                 | 2.1  | _    | _     | 2.1     | _     | 2.1   | _      |      |
|                 |                               |                                                                     | 5.5                 | 3.85 | _    | _     | 3.85    | _     | 3.85  | _      |      |
| V <sub>IL</sub> | LOW-level input               |                                                                     | 2.0                 | _    | _    | 0.5   | _       | 0.5   | _     | 0.5    | V    |
|                 | voltage                       |                                                                     | 3.0                 | _    | _    | 0.9   | _       | 0.9   | _     | 0.9    |      |
|                 |                               |                                                                     | 5.5                 | _    | _    | 1.65  | _       | 1.65  | _     | 1.65   |      |
| V <sub>OH</sub> | HIGH-level output             | $V_I = V_{IH}$ or $V_{IL}$ ;                                        | 2.0                 | 1.9  | 2.0  | _     | 1.9     | _     | 1.9   | _      | V    |
|                 | voltage; all outputs          | $I_{O} = -50 \mu\text{A}$                                           | 3.0                 | 2.9  | 3.0  | _     | 2.9     | _     | 2.9   | _      |      |
|                 | outputs                       |                                                                     | 4.5                 | 4.4  | 4.5  | _     | 4.4     | _     | 4.4   | _      |      |
|                 | HIGH-level output voltage     | $V_I = V_{IH} \text{ or } V_{IL};$<br>$I_O = -4.0 \text{ mA}$       | 3.0                 | 2.58 | _    | _     | 2.48    | _     | 2.40  | _      | V    |
|                 |                               | $V_I = V_{IH} \text{ or } V_{IL};$<br>$I_O = -8.0 \text{ mA}$       | 4.5                 | 3.94 | _    | _     | 3.8     | _     | 3.70  | _      |      |
| V <sub>OL</sub> | LOW-level output              | $V_I = V_{IH} \text{ or } V_{IL};$                                  | 2.0                 | _    | 0    | 0.1   | _       | 0.1   | _     | 0.1    | V    |
|                 | voltage; all                  | $I_O = 50 \mu A$                                                    | 3.0                 | _    | 0    | 0.1   | _       | 0.1   | _     | 0.1    |      |
|                 | outputs                       |                                                                     | 4.5                 | _    | 0    | 0.1   | _       | 0.1   | _     | 0.1    |      |
|                 | LOW-level output voltage      | $V_I = V_{IH} \text{ or } V_{IL};$<br>$I_O = 4.0 \text{ mA}$        | 3.0                 | _    | _    | 0.36  | _       | 0.44  | _     | 0.55   | V    |
|                 |                               | $V_I = V_{IH} \text{ or } V_{IL};$<br>$I_O = 8.0 \text{ mA}$        | 4.5                 | _    | _    | 0.36  | _       | 0.44  | _     | 0.55   |      |
| Iı              | input leakage<br>current      | $V_I = V_{CC}$ or GND                                               | 5.5                 | _    | _    | 0.1   | _       | 1.0   | _     | 2.0    | μΑ   |
| I <sub>OZ</sub> | 3-state output<br>OFF current | $V_I = V_{IH} \text{ or } V_{IL};$<br>$V_O = V_{CC} \text{ or GND}$ | 5.5                 | _    | _    | ±0.25 | _       | ±2.5  | _     | ±10.0  | μΑ   |
| I <sub>CC</sub> | quiescent supply current      | $V_I = V_{CC}$ or GND;<br>$I_O = 0$                                 | 5.5                 | _    | _    | 4.0   | _       | 40    | _     | 80     | μΑ   |
| C <sub>I</sub>  | input capacitance             |                                                                     | _                   | _    | 3    | 10    | _       | 10    | _     | 10     | pF   |

## Dual 2-to-4 line decoder/demultiplexer

74AHC139; 74AHCT139

#### Family 74AHCT

Over recommended operating conditions; voltage are referenced to GND (ground = 0 V).

|                  |                                                            | TEST CONDI                                                                                                                                                                                     | TIONS               |      |      | 7     | 「amb (° | C)     |       |        |      |
|------------------|------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------|------|------|-------|---------|--------|-------|--------|------|
| SYMBOL           | PARAMETER                                                  | OTUED                                                                                                                                                                                          | V 00                |      | 25   |       | -40 t   | to +85 | -40 t | o +125 | UNIT |
|                  |                                                            | OTHER                                                                                                                                                                                          | V <sub>CC</sub> (V) | MIN. | TYP. | MAX.  | MIN.    | MAX.   | MIN.  | MAX.   |      |
| V <sub>IH</sub>  | HIGH-level input voltage                                   |                                                                                                                                                                                                | 4.5 to 5.5          | 2.0  | _    | _     | 2.0     | _      | 2.0   | _      | V    |
| V <sub>IL</sub>  | LOW-level input voltage                                    |                                                                                                                                                                                                | 4.5 to 5.5          | _    | _    | 0.8   | _       | 0.8    | _     | 0.8    | V    |
| V <sub>OH</sub>  | HIGH-level output voltage; all outputs                     | $V_I = V_{IH} \text{ or } V_{IL};$<br>$I_O = -50  \mu\text{A}$                                                                                                                                 | 4.5                 | 4.4  | 4.5  | _     | 4.4     | _      | 4.4   | _      | V    |
|                  | HIGH-level output voltage                                  | $V_I = V_{IH} \text{ or } V_{IL};$<br>$I_O = -8.0 \text{ mA}$                                                                                                                                  | 4.5                 | 3.94 | _    | _     | 3.8     | _      | 3.70  | _      | V    |
| V <sub>OL</sub>  | LOW-level<br>output voltage;<br>all outputs                | $V_I = V_{IH} \text{ or } V_{IL};$<br>$I_O = 50  \mu\text{A}$                                                                                                                                  | 4.5                 | _    | 0    | 0.1   | _       | 0.1    | _     | 0.1    | V    |
|                  | LOW-level output voltage                                   | $V_I = V_{IH} \text{ or } V_{IL};$<br>$I_O = 8.0 \text{ mA}$                                                                                                                                   | 4.5                 | _    | _    | 0.36  | _       | 0.44   | _     | 0.55   | V    |
| II               | input leakage<br>current                                   | $V_I = V_{IH}$ or $V_{IL}$                                                                                                                                                                     | 5.5                 | _    | _    | 0.1   | _       | 1.0    | _     | 2.0    | μΑ   |
| l <sub>oz</sub>  | 3-state output<br>OFF current                              | $\begin{aligned} &V_{I} = V_{IH} \text{ or } V_{IL};\\ &V_{O} = V_{CC} \text{ or GND}\\ &\text{per input pin;}\\ &\text{other inputs at}\\ &V_{CC} \text{ or GND;}\\ &I_{O} = 0 \end{aligned}$ | 5.5                 | _    | _    | ±0.25 | -       | ±2.5   | _     | ±10.0  | μΑ   |
| I <sub>CC</sub>  | quiescent supply current                                   | $V_I = V_{CC}$ or GND;<br>$I_O = 0$                                                                                                                                                            | 5.5                 | _    | _    | 4.0   | _       | 40     | _     | 80     | μΑ   |
| Δl <sub>CC</sub> | additional<br>quiescent supply<br>current per input<br>pin | $V_I = V_{CC} - 2.1 \text{ V};$<br>other inputs at $V_{CC}$ or GND;<br>$I_O = 0$                                                                                                               | 4.5 to 5.5          | _    | _    | 1.35  | _       | 1.5    | _     | 1.5    | mA   |
| C <sub>I</sub>   | input capacitance                                          |                                                                                                                                                                                                | _                   | _    | 3    | 10    | -       | 10     | _     | 10     | pF   |

## Dual 2-to-4 line decoder/demultiplexer

74AHC139; 74AHCT139

#### **AC CHARACTERISTICS**

**Type 74AHC139** 

Ground = 0 V;  $t_r = t_f \le 3.0$  ns.

|                                    |                                                                                                                              | TEST CONDITION   | ONS   |      |      | Т    | amb (°0 | C)     |        |      |      |
|------------------------------------|------------------------------------------------------------------------------------------------------------------------------|------------------|-------|------|------|------|---------|--------|--------|------|------|
| SYMBOL                             | PARAMETER                                                                                                                    | WAVEFORMS        |       |      | 25   |      | -40 t   | to +85 | -40 to | +125 | UNIT |
|                                    |                                                                                                                              | WAVEFORWIS       | CL    | MIN. | TYP. | MAX. | MIN.    | MAX.   | MIN.   | MAX. |      |
| $V_{CC} = 3.0$                     | to 3.6 V; note 1                                                                                                             |                  |       |      |      |      |         |        |        |      |      |
| t <sub>PHL</sub> /t <sub>PLH</sub> | propagation delay $nA_n$ to $n\overline{Y}_n$                                                                                | see Figs 5 and 7 | 15 pF | _    | 5.5  | 11.0 | 1.0     | 13.0   | 1.0    | 14.0 | ns   |
|                                    | propagation delay $n\overline{E}$ to $n\overline{Y}_n$                                                                       | see Figs 6 and 7 |       | _    | 4.8  | 9.2  | 1.0     | 11.0   | 1.0    | 11.5 | ns   |
|                                    | $\begin{array}{c} \text{propagation delay} \\ \text{nA}_{\text{n}} \text{ to } \text{n} \overline{Y}_{\text{n}} \end{array}$ | see Figs 5 and 7 | 50 pF | _    | 7.9  | 14.5 | 1.0     | 16.5   | 1.0    | 18.5 | ns   |
|                                    | propagation delay $n\overline{E}$ to $n\overline{Y}_n$                                                                       | see Figs 6 and 7 |       | _    | 6.9  | 12.7 | 1.0     | 14.5   | 1.0    | 16.0 | ns   |
| V <sub>CC</sub> = 4.5              | to 5.5 V; note 2                                                                                                             |                  |       |      |      |      |         |        |        |      |      |
| t <sub>PHL</sub> /t <sub>PLH</sub> | propagation delay $nA_n$ to $n\overline{Y}_n$                                                                                | see Figs 5 and 7 | 15 pF | _    | 3.9  | 7.2  | 1.0     | 8.5    | 1.0    | 9.0  | ns   |
|                                    | propagation delay $n\overline{E}$ to $n\overline{Y}_n$                                                                       | see Figs 6 and 7 |       | _    | 3.4  | 6.3  | 1.0     | 7.5    | 1.0    | 8.0  | ns   |
|                                    | $\begin{array}{c} \text{propagation delay} \\ \text{nA}_{\text{n}} \text{ to } \text{n} \overline{Y}_{\text{n}} \end{array}$ | see Figs 5 and 7 | 50 pF | _    | 5.6  | 9.2  | 1.0     | 10.5   | 1.0    | 11.5 | ns   |
|                                    | propagation delay $n\overline{E}$ to $n\overline{Y}_n$                                                                       | see Figs 6 and 7 |       | _    | 4.9  | 8.3  | 1.0     | 9.5    | 1.0    | 10.5 | ns   |

#### **Notes**

- 1. Typical values at  $V_{CC}$  = 3.3 V.
- 2. Typical values at  $V_{CC} = 5.0 \text{ V}$ .

## Dual 2-to-4 line decoder/demultiplexer

74AHC139; 74AHCT139

#### Type 74AHCT139

Ground = 0 V;  $t_r = t_f \le 3.0$  ns.

|                                    |                                                        | TEST CONDITION   | ONS   | T <sub>amb</sub> (°C) |      |      |      |        |             |      |      |
|------------------------------------|--------------------------------------------------------|------------------|-------|-----------------------|------|------|------|--------|-------------|------|------|
| SYMBOL                             | PARAMETER                                              | WAVEFORMS        | _     |                       | 25   |      |      | to +85 | -40 to +125 |      | UNIT |
|                                    |                                                        | WAVEFORMS        | CL    | MIN.                  | TYP. | MAX. | MIN. | MAX.   | MIN.        | MAX. |      |
| V <sub>CC</sub> = 4.5 t            | to 5.5 V; note 1                                       |                  | •     |                       |      |      |      |        |             |      |      |
| t <sub>PHL</sub> /t <sub>PLH</sub> | propagation delay $nA_n$ to $n\overline{Y}_n$          | see Figs 5 and 7 | 15 pF | _                     | 4.7  | 7.2  | 1.0  | 8.5    | 1.0         | 9.0  | ns   |
|                                    | propagation delay $n\overline{E}$ to $n\overline{Y}_n$ | see Figs 6 and 7 |       | _                     | 3.6  | 6.3  | 1.0  | 7.5    | 1.0         | 8.0  | ns   |
|                                    | propagation delay $nA_n$ to $n\overline{Y}_n$          | see Figs 5 and 7 | 50 pF | _                     | 6.5  | 9.2  | 1.0  | 10.5   | 1.0         | 11.5 | ns   |
|                                    | propagation delay $n\overline{E}$ to $n\overline{Y}_n$ | see Figs 6 and 7 |       | _                     | 5.2  | 8.3  | 1.0  | 9.5    | 1.0         | 10.5 | ns   |

#### Note

1. Typical values at  $V_{CC} = 5.0 \text{ V}$ .

## Dual 2-to-4 line decoder/demultiplexer

74AHC139; 74AHCT139

#### **AC WAVEFORMS**



| FAMILY | V <sub>I</sub> INPUT<br>REQUIREMENTS | V <sub>M</sub><br>INPUT | V <sub>M</sub><br>OUTPUT |  |
|--------|--------------------------------------|-------------------------|--------------------------|--|
| AHC    | GND to V <sub>CC</sub>               | 50% V <sub>CC</sub>     | 50% V <sub>CC</sub>      |  |
| AHCT   | GND to 3.0 V                         | 1.5 V                   | 50% V <sub>CC</sub>      |  |

Fig.5 The address input  $(nA_n)$  to output  $(n\overline{Y}_n)$  propagation delays.



| FAMILY | V <sub>I</sub> INPUT<br>REQUIREMENTS | V <sub>M</sub><br>INPUT | V <sub>M</sub><br>OUTPUT |  |
|--------|--------------------------------------|-------------------------|--------------------------|--|
| AHC    | GND to V <sub>CC</sub>               | 50% V <sub>CC</sub>     | 50% V <sub>CC</sub>      |  |
| AHCT   | GND to 3.0 V                         | 1.5 V                   | 50% V <sub>CC</sub>      |  |

Fig.6 The enable input  $(n\overline{E})$  to output  $(n\overline{Y}_n)$  propagation delays.



| TEST                               | S <sub>1</sub>  |
|------------------------------------|-----------------|
| t <sub>PLH</sub> /t <sub>PHL</sub> | open            |
| t <sub>PLZ</sub> /t <sub>PZL</sub> | V <sub>CC</sub> |
| t <sub>PHZ</sub> /t <sub>PZH</sub> | GND             |

Definitions for test circuit:

 $C_L$  = Load capacitance including jig and probe capacitance. (See Chapter "AC characteristics" for values).

 $R_{T}\!=\!$  Termination resistance should be equal to the output impedance  $Z_{0}$  of the pulse generator.

Fig.7 Load circuitry for switching times.

## Dual 2-to-4 line decoder/demultiplexer

74AHC139; 74AHCT139

0.028

0.012

0.004

0.01

#### **PACKAGE OUTLINES**

SO16: plastic small outline package; 16 leads; body width 3.9 mm

SOT109-1



#### Note

inches

0.069

1. Plastic or metal protrusions of 0.15 mm maximum per side are not included.

0.01

0.019

0.014

0.057

0.049

0.010

0.004

0.0100 0.0075

0.39

0.38

0.16

0.15

| OUTLINE  | REFERENCES |          |      |  | EUROPEAN   | ISSUE DATE                      |  |
|----------|------------|----------|------|--|------------|---------------------------------|--|
| VERSION  | IEC        | JEDEC    | EIAJ |  | PROJECTION | ISSUE DATE                      |  |
| SOT109-1 | 076E07S    | MS-012AC |      |  |            | <del>95-01-23</del><br>97-05-22 |  |

0.050

0.244

0.228

0.041

0.039

0.016

0.028

0.020

0.01

## Dual 2-to-4 line decoder/demultiplexer

74AHC139; 74AHCT139

TSSOP16: plastic thin shrink small outline package; 16 leads; body width 4.4 mm

SOT403-1



#### . . .

- 1. Plastic or metal protrusions of 0.15 mm maximum per side are not included.
- 2. Plastic interlead protrusions of 0.25 mm maximum per side are not included.

| OUTLINE  | REFERENCES |        |      |  | EUROPEAN   | ISSUE DATE                      |
|----------|------------|--------|------|--|------------|---------------------------------|
| VERSION  | IEC        | JEDEC  | EIAJ |  | PROJECTION | ISSUE DATE                      |
| SOT403-1 |            | MO-153 |      |  |            | <del>94-07-12</del><br>95-04-04 |

### Dual 2-to-4 line decoder/demultiplexer

74AHC139; 74AHCT139

#### SOLDERING

#### Introduction to soldering surface mount packages

This text gives a very brief insight to a complex technology. A more in-depth account of soldering ICs can be found in our "Data Handbook IC26; Integrated Circuit Packages" (document order number 9398 652 90011).

There is no soldering method that is ideal for all surface mount IC packages. Wave soldering is not always suitable for surface mount ICs, or for printed-circuit boards with high population densities. In these situations reflow soldering is often used.

#### Reflow soldering

Reflow soldering requires solder paste (a suspension of fine solder particles, flux and binding agent) to be applied to the printed-circuit board by screen printing, stencilling or pressure-syringe dispensing before package placement.

Several methods exist for reflowing; for example, infrared/convection heating in a conveyor type oven. Throughput times (preheating, soldering and cooling) vary between 100 and 200 seconds depending on heating method.

Typical reflow peak temperatures range from 215 to 250 °C. The top-surface temperature of the packages should preferable be kept below 230 °C.

#### Wave soldering

Conventional single wave soldering is not recommended for surface mount devices (SMDs) or printed-circuit boards with a high component density, as solder bridging and non-wetting can present major problems.

To overcome these problems the double-wave soldering method was specifically developed.

If wave soldering is used the following conditions must be observed for optimal results:

- Use a double-wave soldering method comprising a turbulent wave with high upward pressure followed by a smooth laminar wave.
- For packages with leads on two sides and a pitch (e):
  - larger than or equal to 1.27 mm, the footprint longitudinal axis is preferred to be parallel to the transport direction of the printed-circuit board;
  - smaller than 1.27 mm, the footprint longitudinal axis must be parallel to the transport direction of the printed-circuit board.

The footprint must incorporate solder thieves at the downstream end.

 For packages with leads on four sides, the footprint must be placed at a 45° angle to the transport direction of the printed-circuit board. The footprint must incorporate solder thieves downstream and at the side corners.

During placement and before soldering, the package must be fixed with a droplet of adhesive. The adhesive can be applied by screen printing, pin transfer or syringe dispensing. The package can be soldered after the adhesive is cured.

Typical dwell time is 4 seconds at 250  $^{\circ}$ C. A mildly-activated flux will eliminate the need for removal of corrosive residues in most applications.

#### Manual soldering

Fix the component by first soldering two diagonally-opposite end leads. Use a low voltage (24 V or less) soldering iron applied to the flat part of the lead. Contact time must be limited to 10 seconds at up to 300 °C.

When using a dedicated tool, all other leads can be soldered in one operation within 2 to 5 seconds between 270 and 320  $^{\circ}$ C.

### Dual 2-to-4 line decoder/demultiplexer

74AHC139; 74AHCT139

#### Suitability of surface mount IC packages for wave and reflow soldering methods

| PACKAGE                                | SOLDERING METHOD                  |                       |  |  |  |  |
|----------------------------------------|-----------------------------------|-----------------------|--|--|--|--|
| PACKAGE                                | WAVE                              | REFLOW <sup>(1)</sup> |  |  |  |  |
| BGA, SQFP                              | not suitable                      | suitable              |  |  |  |  |
| HLQFP, HSQFP, HSOP, HTQFP, HTSSOP, SMS | not suitable <sup>(2)</sup>       | suitable              |  |  |  |  |
| PLCC <sup>(3)</sup> , SO, SOJ          | suitable                          | suitable              |  |  |  |  |
| LQFP, QFP, TQFP                        | not recommended <sup>(3)(4)</sup> | suitable              |  |  |  |  |
| SSOP, TSSOP, VSO                       | not recommended <sup>(5)</sup>    | suitable              |  |  |  |  |

#### **Notes**

- 1. All surface mount (SMD) packages are moisture sensitive. Depending upon the moisture content, the maximum temperature (with respect to time) and body size of the package, there is a risk that internal or external package cracks may occur due to vaporization of the moisture in them (the so called popcorn effect). For details, refer to the Drypack information in the "Data Handbook IC26; Integrated Circuit Packages; Section: Packing Methods".
- 2. These packages are not suitable for wave soldering as a solder joint between the printed-circuit board and heatsink (at bottom version) can not be achieved, and as solder may stick to the heatsink (on top version).
- 3. If wave soldering is considered, then the package must be placed at a 45° angle to the solder wave direction. The package footprint must incorporate solder thieves downstream and at the side corners.
- 4. Wave soldering is only suitable for LQFP, TQFP and QFP packages with a pitch (e) equal to or larger than 0.8 mm; it is definitely not suitable for packages with a pitch (e) equal to or smaller than 0.65 mm.
- 5. Wave soldering is only suitable for SSOP and TSSOP packages with a pitch (e) equal to or larger than 0.65 mm; it is definitely not suitable for packages with a pitch (e) equal to or smaller than 0.5 mm.

#### **DEFINITIONS**

| Data sheet status                                                                                                                                                                                                                                                                                                                                                                                                                                         |                                                                                       |  |  |  |  |
|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------|--|--|--|--|
| Objective specification                                                                                                                                                                                                                                                                                                                                                                                                                                   | This data sheet contains target or goal specifications for product development.       |  |  |  |  |
| Preliminary specification                                                                                                                                                                                                                                                                                                                                                                                                                                 | This data sheet contains preliminary data; supplementary data may be published later. |  |  |  |  |
| Product specification                                                                                                                                                                                                                                                                                                                                                                                                                                     | This data sheet contains final product specifications.                                |  |  |  |  |
| Limiting values                                                                                                                                                                                                                                                                                                                                                                                                                                           |                                                                                       |  |  |  |  |
| Limiting values given are in accordance with the Absolute Maximum Rating System (IEC 134). Stress above one or more of the limiting values may cause permanent damage to the device. These are stress ratings only and operation of the device at these or at any other conditions above those given in the Characteristics sections of the specification is not implied. Exposure to limiting values for extended periods may affect device reliability. |                                                                                       |  |  |  |  |

#### **Application information**

Where application information is given, it is advisory and does not form part of the specification.

#### LIFE SUPPORT APPLICATIONS

These products are not designed for use in life support appliances, devices, or systems where malfunction of these products can reasonably be expected to result in personal injury. Philips customers using or selling these products for use in such applications do so at their own risk and agree to fully indemnify Philips for any damages resulting from such improper use or sale.

## Dual 2-to-4 line decoder/demultiplexer

74AHC139; 74AHCT139

#### **NOTES**

## Philips Semiconductors – a worldwide company

Argentina: see South America

**Australia:** 3 Figtree Drive, HOMEBUSH, NSW 2140, Tel. +61 2 9704 8141, Fax. +61 2 9704 8139 **Austria:** Computerstr. 6, A-1101 WIEN, P.O. Box 213, Tel. +43 1 60 101 1248. Fax. +43 1 60 101 1210

Belarus: Hotel Minsk Business Center, Bld. 3, r. 1211, Volodarski Str. 6,

220050 MINSK, Tel. +375 172 20 0733, Fax. +375 172 20 0773

**Belgium:** see The Netherlands **Brazil:** see South America

Bulgaria: Philips Bulgaria Ltd., Energoproject, 15th floor,

51 James Bourchier Blvd., 1407 SOFIA, Tel. +359 2 68 9211, Fax. +359 2 68 9102

Canada: PHILIPS SEMICONDUCTORS/COMPONENTS,

Tel. +1 800 234 7381, Fax. +1 800 943 0087

China/Hong Kong: 501 Hong Kong Industrial Technology Centre,

72 Tat Chee Avenue, Kowloon Tong, HONG KONG, Tel. +852 2319 7888, Fax. +852 2319 7700

Colombia: see South America

Czech Republic: see Austria

Denmark: Sydhavnsgade 23, 1780 COPENHAGEN V,

Tel. +45 33 29 3333, Fax. +45 33 29 3905 **Finland:** Sinikalliontie 3, FIN-02630 ESPOO, Tel. +358 9 615 800, Fax. +358 9 6158 0920

France: 51 Rue Carnot, BP317, 92156 SURESNES Cedex,

Tel. +33 1 4099 6161, Fax. +33 1 4099 6427

Germany: Hammerbrookstraße 69, D-20097 HAMBURG,

Tel. +49 40 2353 60, Fax. +49 40 2353 6300

Hungary: see Austria

India: Philips INDIA Ltd, Band Box Building, 2nd floor, 254-D, Dr. Annie Besant Road, Worli, MUMBAI 400 025,

Tel. +91 22 493 8541, Fax. +91 22 493 0966

Indonesia: PT Philips Development Corporation, Semiconductors Division,

Gedung Philips, Jl. Buncit Raya Kav.99-100, JAKARTA 12510, Tel. +62 21 794 0040 ext. 2501, Fax. +62 21 794 0080

Ireland: Newstead, Clonskeagh, DUBLIN 14, Tel. +353 1 7640 000, Fax. +353 1 7640 200

Israel: RAPAC Electronics, 7 Kehilat Saloniki St, PO Box 18053, TEL AVIV 61180, Tel. +972 3 645 0444, Fax. +972 3 649 1007

Italy: PHILIPS SEMICONDUCTORS, Via Casati, 23 - 20052 MONZA (MI),

Tel. +39 039 203 6838, Fax +39 039 203 6800

**Japan:** Philips Bldg 13-37, Kohnan 2-chome, Minato-ku, TOKYO 108-8507, Tel. +81 3 3740 5130, Fax. +81 3 3740 5057

Korea: Philips House, 260-199 Itaewon-dong, Yongsan-ku, SEOUL,

Tel. +82 2 709 1412, Fax. +82 2 709 1415

Malaysia: No. 76 Jalan Universiti, 46200 PETALING JAYA, SELANGOR,

Tel. +60 3 750 5214, Fax. +60 3 757 4880

Mexico: 5900 Gateway East, Suite 200, EL PASO, TEXAS 79905,

Tel. +9-5 800 234 7381, Fax +9-5 800 943 0087

Middle East: see Italy

© Philips Electronics N.V. 1999

Netherlands: Postbus 90050, 5600 PB EINDHOVEN, Bldg. VB,

Tel. +31 40 27 82785, Fax. +31 40 27 88399

New Zealand: 2 Wagener Place, C.P.O. Box 1041, AUCKLAND,

Tel. +64 9 849 4160, Fax. +64 9 849 7811 **Norway:** Box 1, Manglerud 0612, OSLO, Tel. +47 22 74 8000, Fax. +47 22 74 8341

Pakistan: see Singapore

**Philippines:** Philips Semiconductors Philippines Inc., 106 Valero St. Salcedo Village, P.O. Box 2108 MCC, MAKATI, Metro MANILA, Tel. +63 2 816 6380, Fax. +63 2 817 3474

**Poland:** UI. Lukiska 10, PL 04-123 WARSZAWA, Tel. +48 22 612 2831, Fax. +48 22 612 2327

Portugal: see Spain Romania: see Italy

Russia: Philips Russia, UI. Usatcheva 35A, 119048 MOSCOW,

Tel. +7 095 755 6918, Fax. +7 095 755 6919

Singapore: Lorong 1, Toa Payoh, SINGAPORE 319762,

Tel. +65 350 2538, Fax. +65 251 6500

Slovakia: see Austria Slovenia: see Italy

South Africa: S.A. PHILIPS Pty Ltd., 195-215 Main Road Martindale,

2092 JOHANNESBURG, P.O. Box 58088 Newville 2114,

Tel. +27 11 471 5401, Fax. +27 11 471 5398 **South America:** Al. Vicente Pinzon, 173, 6th floor, 04547-130 SÃO PAULO, SP, Brazil,

Tel. +55 11 821 2333, Fax. +55 11 821 2382 **Spain:** Balmes 22, 08007 BARCELONA, Tel. +34 93 301 6312, Fax. +34 93 301 4107

Sweden: Kottbygatan 7, Akalla, S-16485 STOCKHOLM,

Tel. +46 8 5985 2000, Fax. +46 8 5985 2745

**Switzerland:** Allmendstrasse 140, CH-8027 ZÜRICH, Tel. +41 1 488 2741 Fax. +41 1 488 3263

**Taiwan:** Philips Semiconductors, 6F, No. 96, Chien Kuo N. Rd., Sec. 1, TAIPEI, Taiwan Tel. +886 2 2134 2886, Fax. +886 2 2134 2874

**Thailand:** PHILIPS ELECTRONICS (THAILAND) Ltd., 209/2 Sanpavuth-Bangna Road Prakanong, BANGKOK 10260,

Tel. +66 2 745 4090, Fax. +66 2 398 0793

Turkey: Yukari Dudullu, Org. San. Blg., 2.Cad. Nr. 28 81260 Umraniye,

ISTANBUL, Tel. +90 216 522 1500, Fax. +90 216 522 1813

Ukraine: PHILIPS UKRAINE, 4 Patrice Lumumba str., Building B, Floor 7,

252042 KIEV, Tel. +380 44 264 2776, Fax. +380 44 268 0461

United Kingdom: Philips Semiconductors Ltd., 276 Bath Road, Hayes, MIDDLESEX UB3 5BX, Tel. +44 208 730 5000, Fax. +44 208 754 8421 United States: 811 East Arques Avenue, SUNNYVALE, CA 94088-3409,

Tel. +1 800 234 7381, Fax. +1 800 943 0087

**Uruguay:** see South America **Vietnam:** see Singapore

Yugoslavia: PHILIPS, Trg N. Pasica 5/v, 11000 BEOGRAD,

Tel. +381 11 62 5344, Fax.+381 11 63 5777

**For all other countries apply to:** Philips Semiconductors, International Marketing & Sales Communications, Building BE-p, P.O. Box 218, 5600 MD EINDHOVEN, The Netherlands, Fax. +31 40 27 24825

SCA 67

Internet: http://www.semiconductors.philips.com

All rights are reserved. Reproduction in whole or in part is prohibited without the prior written consent of the copyright owner.

The information presented in this document does not form part of any quotation or contract, is believed to be accurate and reliable and may be changed without notice. No liability will be accepted by the publisher for any consequence of its use. Publication thereof does not convey nor imply any license under patent- or other industrial or intellectual property rights.

Printed in The Netherlands 245002/01/pp16 Date of release: 1999 Sep 01 Document order number: 9397 750 06157

Let's make things better.





This datasheet has been download from:

www.datasheetcatalog.com

Datasheets for electronics components.

#### INTEGRATED CIRCUITS

## DATA SHEET

For a complete data sheet, please also download:

- The IC06 74HC/HCT/HCU/HCMOS Logic Family Specifications
- The IC06 74HC/HCT/HCU/HCMOS Logic Package Information
- The IC06 74HC/HCT/HCU/HCMOS Logic Package Outlines

# **74HC/HCT08**Quad 2-input AND gate

Product specification
File under Integrated Circuits, IC06

December 1990





## **Quad 2-input AND gate**

**74HC/HCT08** 

**FEATURES** 

· Output capability: standard

I<sub>CC</sub> category: SSI

#### **GENERAL DESCRIPTION**

The 74HC/HCT08 are high-speed Si-gate CMOS devices and are pin compatible with low power Schottky TTL (LSTTL). They are specified in compliance with JEDEC standard no. 7A. The 74HC/HCT08 provide the 2-input AND function.

#### **QUICK REFERENCE DATA**

GND = 0 V;  $T_{amb}$  = 25 °C;  $t_r$  =  $t_f$  = 6 ns

| SYMBOL                              | PARAMETER                              | CONDITIONS                                  | TYI | UNIT |      |
|-------------------------------------|----------------------------------------|---------------------------------------------|-----|------|------|
| STWIBUL                             | PARAMETER                              | CONDITIONS                                  | нс  | нст  | ONII |
| t <sub>PHL</sub> / t <sub>PLH</sub> | propagation delay nA, nB to nY         | $C_L = 15 \text{ pF}; V_{CC} = 5 \text{ V}$ | 7   | 11   | ns   |
| C <sub>I</sub>                      | input capacitance                      |                                             | 3.5 | 3.5  | pF   |
| C <sub>PD</sub>                     | power dissipation capacitance per gate | notes 1 and 2                               | 10  | 20   | pF   |

#### **Notes**

1.  $C_{PD}$  is used to determine the dynamic power dissipation ( $P_D$  in  $\mu W$ ):

$$P_D = C_{PD} \times V_{CC}^2 \times f_i + \sum (C_L \times V_{CC}^2 \times f_o)$$
 where:

f<sub>i</sub> = input frequency in MHz

fo = output frequency in MHz

C<sub>L</sub> = output load capacitance in pF

V<sub>CC</sub> = supply voltage in V

 $\sum (C_L \times V_{CC}^2 \times f_o) = \text{sum of outputs}$ 

2. For HC the condition is  $V_I$  = GND to  $V_{CC}$ For HCT the condition is  $V_I$  = GND to  $V_{CC}$  -1.5 V

#### ORDERING INFORMATION

See "74HC/HCT/HCU/HCMOS Logic Package Information".

## Quad 2-input AND gate

## **74HC/HCT08**

#### **PIN DESCRIPTION**

| PIN NO.      | SYMBOL          | NAME AND FUNCTION       |
|--------------|-----------------|-------------------------|
| 1, 4, 9, 12  | 1A to 4A        | data inputs             |
| 2, 5, 10, 13 | 1B to 4B        | data inputs             |
| 3, 6, 8, 11  | 1Y to 4Y        | data outputs            |
| 7            | GND             | ground (0 V)            |
| 14           | V <sub>CC</sub> | positive supply voltage |













#### **FUNCTION TABLE**

| INP | OUTPUT |    |
|-----|--------|----|
| nA  | nB     | nY |
| L   | L      | L  |
| L   | Н      | L  |
| Н   | L      | L  |
| Н   | Н      | Н  |

#### Note

H = HIGH voltage level
 L = LOW voltage level

## Quad 2-input AND gate

**74HC/HCT08** 

#### DC CHARACTERISTICS FOR 74HC

For the DC characteristics see "74HC/HCT/HCU/HCMOS Logic Family Specifications".

Output capability: standard

I<sub>CC</sub> category: SSI

#### **AC CHARACTERISTICS FOR 74HC**

 $GND = 0 V; t_r = t_f = 6 ns; C_L = 50 pF$ 

|                                     |                   | T <sub>amb</sub> (°C) |      |            |      |             |      | TEST CONDITIONS |                        |           |       |
|-------------------------------------|-------------------|-----------------------|------|------------|------|-------------|------|-----------------|------------------------|-----------|-------|
| SYMBOL                              | PARAMETER         | 74HC                  |      |            |      |             |      |                 |                        |           |       |
| STIVIBUL                            | PARAWETER         | +25                   |      | -40 to +85 |      | -40 to +125 |      | UNIT            | V <sub>CC</sub><br>(V) | WAVEFORMS |       |
|                                     |                   | min.                  | typ. | max.       | min. | max.        | min. | max.            |                        | ( ,       |       |
| t <sub>PHL</sub> / t <sub>PLH</sub> | propagation delay |                       | 25   | 90         |      | 115         |      | 135             |                        | 2.0       |       |
|                                     | nA, nB to nY      |                       | 9    | 18         |      | 23          |      | 27              | ns                     | 4.5       | Fig.7 |
|                                     |                   |                       | 7    | 15         |      | 20          |      | 23              |                        | 6.0       |       |
| t <sub>THL</sub> / t <sub>TLH</sub> | output transition |                       | 19   | 75         |      | 95          |      | 110             |                        | 2.0       |       |
|                                     | time              |                       | 7    | 15         |      | 19          |      | 22              | ns                     | 4.5       | Fig.7 |
|                                     |                   |                       | 6    | 13         |      | 16          |      | 19              |                        | 6.0       |       |

## Quad 2-input AND gate

**74HC/HCT08** 

#### DC CHARACTERISTICS FOR 74HCT

For the DC characteristics see "74HC/HCT/HCU/HCMOS Logic Family Specifications".

Output capability: standard

I<sub>CC</sub> category: SSI

#### Note to HCT types

The value of additional quiescent supply current ( $\Delta I_{CC}$ ) for a unit load of 1 is given in the family specifications.

To determine  $\Delta I_{CC}$  per input, multiply this value by the unit load coefficient shown in the table below.

| INPUT  | UNIT LOAD COEFFICIENT |
|--------|-----------------------|
| nA, nB | 0.6                   |

#### **AC CHARACTERISTICS FOR 74HCT**

 $GND = 0 V; t_r = t_f = 6 ns; C_L = 50 pF$ 

|                                     |                                |      |      | •    | T <sub>amb</sub> (° | C)     |             |      |      | TEST CONDITIONS        |           |  |
|-------------------------------------|--------------------------------|------|------|------|---------------------|--------|-------------|------|------|------------------------|-----------|--|
| SYMBOL                              | PARAMETER                      |      |      |      | 74HC                | Т      |             |      | UNIT |                        |           |  |
| STIVIBUL                            | PARAMETER                      |      | +25  |      | -40                 | to +85 | -40 to +125 |      | UNIT | V <sub>CC</sub><br>(V) | WAVEFORMS |  |
|                                     |                                | min. | typ. | max. | min.                | max.   | min.        | max. |      | ( ,                    |           |  |
| t <sub>PHL</sub> / t <sub>PLH</sub> | propagation delay nA, nB to nY |      | 14   | 24   |                     | 30     |             | 36   | ns   | 4.5                    | Fig.7     |  |
| t <sub>THL</sub> / t <sub>TLH</sub> | output transition time         |      | 7    | 15   |                     | 19     |             | 22   | ns   | 4.5                    | Fig.7     |  |

#### **AC WAVEFORMS**



Fig.7 Waveforms showing the input (nA, nB) to output (nY) propagation delays and the output transition times.

#### **PACKAGE OUTLINES**

See "74HC/HCT/HCU/HCMOS Logic Package Outlines".

This datasheet has been download from:

www.datasheetcatalog.com

Datasheets for electronics components.

#### INTEGRATED CIRCUITS

## DATA SHEET

For a complete data sheet, please also download:

- The IC06 74HC/HCT/HCU/HCMOS Logic Family Specifications
- The IC06 74HC/HCT/HCU/HCMOS Logic Package Information
- The IC06 74HC/HCT/HCU/HCMOS Logic Package Outlines

# **74HC/HCT32**Quad 2-input OR gate

Product specification
File under Integrated Circuits, IC06

December 1990





**74HC/HCT32** 

#### **FEATURES**

· Output capability: standard

I<sub>CC</sub> category: SSI

#### **GENERAL DESCRIPTION**

The 74HC/HCT32 are high-speed Si-gate CMOS devices and are pin compatible with low power Schottky TTL (LSTTL). They are specified in compliance with JEDEC standard no. 7A.

The 74HC/HCT32 provide the 2-input OR function.

#### **QUICK REFERENCE DATA**

 $GND = 0 V; T_{amb} = 25 °C; t_r = t_f = 6 ns$ 

| SYMBOL                              | PARAMETER                              | CONDITIONS                                    | TYF | ICAL | UNIT |
|-------------------------------------|----------------------------------------|-----------------------------------------------|-----|------|------|
| STWBOL                              | FARAMETER                              | CONDITIONS                                    | нс  | нст  |      |
| t <sub>PHL</sub> / t <sub>PLH</sub> | propagation delay nA, nB to nY         | C <sub>L</sub> = 15 pF; V <sub>CC</sub> = 5 V | 6   | 9    | ns   |
| C <sub>I</sub>                      | input capacitance                      |                                               | 3.5 | 3.5  | pF   |
| $C_{PD}$                            | power dissipation capacitance per gate | notes 1 and 2                                 | 16  | 28   | pF   |

#### **Notes**

1.  $C_{PD}$  is used to determine the dynamic power dissipation ( $P_D$  in  $\mu W$ ):

$$P_D = C_{PD} \times V_{CC}^2 \times f_i + \sum (C_L \times V_{CC}^2 \times f_o)$$
 where:

 $f_i$  = input frequency in MHz

f<sub>o</sub> = output frequency in MHz

 $\sum (C_L \times V_{CC}^2 \times f_0) = \text{sum of outputs}$ 

C<sub>L</sub> = output load capacitance in pF

V<sub>CC</sub> = supply voltage in V

2. For HC the condition is  $V_I = GND$  to  $V_{CC}$ 

For HCT the condition is  $V_I = GND$  to  $V_{CC} - 1.5 V$ 

#### **ORDERING INFORMATION**

See "74HC/HCT/HCU/HCMOS Logic Package Information".

## 74HC/HCT32

#### **PIN DESCRIPTION**

| PIN NO.      | SYMBOL          | NAME AND FUNCTION       |
|--------------|-----------------|-------------------------|
| 1, 4, 9, 12  | 1A to 4A        | data inputs             |
| 2, 5, 10, 13 | 1B to 4B        | data inputs             |
| 3, 6, 8, 11  | 1Y to 4Y        | data outputs            |
| 7            | GND             | ground (0 V)            |
| 14           | V <sub>CC</sub> | positive supply voltage |







## 74HC/HCT32



Fig.4 Functional diagram.

#### **FUNCTION TABLE**

| INP | UTS | OUTPUT |  |  |
|-----|-----|--------|--|--|
| nA  | nB  | nY     |  |  |
| L   | L   | L      |  |  |
| L   | Н   | Н      |  |  |
| H   | L   | Н      |  |  |
| Н   | Н   | Н      |  |  |

#### **Notes**

H = HIGH voltage level
 L = LOW voltage level





74HC/HCT32

#### DC CHARACTERISTICS FOR 74HC

For the DC characteristics see "74HC/HCT/HCU/HCMOS Logic Family Specifications".

Output capability: standard

I<sub>CC</sub> category: SSI

#### **AC CHARACTERISTICS FOR 74HC**

 $GND = 0 V; t_r = t_f = 6 ns; C_L = 50 pF$ 

|                                     |                        |      |      |      | T <sub>amb</sub> (° | C)    |        |      |      | TES                    | EST CONDITIONS |  |
|-------------------------------------|------------------------|------|------|------|---------------------|-------|--------|------|------|------------------------|----------------|--|
| SYMBOL                              | PARAMETER              |      |      |      | 74HC                | •     |        |      | UNIT |                        | WAVEFORMS      |  |
| STWIBOL                             | PARAMETER              |      | +25  |      | −40 t               | o +85 | -40 to | +125 | UNII | V <sub>CC</sub><br>(V) | WAVEFORMS      |  |
|                                     |                        | min. | typ. | max. | min.                | max.  | min.   | max. |      | ( ' '                  |                |  |
| t <sub>PHL</sub> / t <sub>PLH</sub> | propagation delay      |      | 22   | 90   |                     | 115   |        | 135  | ns   | 2.0                    | Fig.7          |  |
|                                     | nA, nB to nY           |      | 8    | 18   |                     | 23    |        | 27   |      | 4.5                    |                |  |
|                                     |                        |      | 6    | 15   |                     | 20    |        | 23   |      | 6.0                    |                |  |
| t <sub>THL</sub> / t <sub>TLH</sub> | output transition time |      | 19   | 75   |                     | 95    |        | 110  | ns   | 2.0                    | Fig.7          |  |
|                                     |                        |      | 7    | 15   |                     | 19    |        | 22   |      | 4.5                    |                |  |
|                                     |                        |      | 6    | 13   |                     | 16    |        | 19   |      | 6.0                    |                |  |

#### DC CHARACTERISTICS FOR 74HCT

For the DC characteristics see "74HC/HCT/HCU/HCMOS Logic Family Specifications".

Output capability: standard

 $I_{CC}$  category: SSI

#### Note to HCT types

The value of additional quiescent supply current ( $\Delta I_{CC}$ ) for a unit load of 1 is given in the family specifications. To determine  $\Delta I_{CC}$  per input, multiply this value by the unit load coefficient shown in the table below.

| INPUT  | UNIT LOAD COEFFICIENT |
|--------|-----------------------|
| nA, nB | 1.20                  |

#### **AC CHARACTERISTICS FOR 74HCT**

 $GND = 0 \text{ V; } t_r = t_f = 6 \text{ ns; } C_L = 50 \text{ pF}$ 

|                                     |                                |      |      | •    | T <sub>amb</sub> (° | C)    |        |      |      | TES           | TEST CONDITIONS |           |
|-------------------------------------|--------------------------------|------|------|------|---------------------|-------|--------|------|------|---------------|-----------------|-----------|
| SYMBOL                              | PARAMETER                      |      |      |      | 74HC                | Т     |        |      | UNIT | LIMIT         | Vcc             | WAVEFORMS |
| STWIDOL                             | PARAMETER                      |      | +25  |      | −40 t               | o +85 | -40 to | +125 | UNIT | (V) WAVEFORMS |                 |           |
|                                     |                                | min. | typ. | max. | min.                | max.  | min.   | max. |      |               |                 |           |
| t <sub>PHL</sub> / t <sub>PLH</sub> | propagation delay nA, nB to nY |      | 11   | 24   |                     | 30    |        | 36   | ns   | 4.5           | Fig.7           |           |
| t <sub>THL</sub> / t <sub>TLH</sub> | output transition time         |      | 7    | 15   |                     | 19    |        | 22   | ns   | 4.5           | Fig.7           |           |

## Quad 2-input OR gate

74HC/HCT32

#### **AC WAVEFORMS**



Fig.7 Waveforms showing the input (nA, nB) to output (nY) propagation delays and the output transition times.

#### **PACKAGE OUTLINES**

See "74HC/HCT/HCU/HCMOS Logic Package Outlines".

This datasheet has been download from:

www.datasheetcatalog.com

Datasheets for electronics components.

## INTEGRATED CIRCUITS

## DATA SHEET

## 74HC1G04; 74HCT1G04 Inverter

Product specification Supersedes data of 2001 Mar 02 2002 May 17





#### Inverter

### 74HC1G04; 74HCT1G04

#### **FEATURES**

- Wide supply voltage range from 2.0 to 6.0 V
- · Symmetrical output impedance
- · High noise immunity
- · Low power dissipation
- Balanced propagation delays
- Very small 5 pins package
- · Output capability: standard.

#### **DESCRIPTION**

The 74HC1G/HCT1G04 is a high-speed Si-gate CMOS device.

The 74HC1G/HCT1G04 provides the inverting buffer. The standard output currents are half the values compared to the 74HC/HCT04.

#### **QUICK REFERENCE DATA**

GND = 0 V;  $T_{amb}$  = 25 °C;  $t_r$  =  $t_f \le 6.0$  ns.

| SYMBOL                             | PARAMETER                     | CONDITIONS                                    | TYP  | UNIT  |      |  |
|------------------------------------|-------------------------------|-----------------------------------------------|------|-------|------|--|
| STWIBOL                            | FARAIVIETER                   | CONDITIONS                                    | HC1G | HCT1G | UNII |  |
| t <sub>PHL</sub> /t <sub>PLH</sub> | propagation delay A to Y      | C <sub>L</sub> = 15 pF; V <sub>CC</sub> = 5 V | 7    | 8     | ns   |  |
| C <sub>I</sub>                     | input capacitance             |                                               | 1.5  | 1.5   | pF   |  |
| C <sub>PD</sub>                    | power dissipation capacitance | notes 1 and 2                                 | 16   | 18    | pF   |  |

#### **Notes**

1.  $C_{PD}$  is used to determine the dynamic power dissipation ( $P_D$  in  $\mu W$ ).

$$P_D = C_{PD} \times V_{CC}^2 \times f_i + \sum (C_L \times V_{CC}^2 \times f_o)$$
 where:

 $f_i$  = input frequency in MHz;

f<sub>o</sub> = output frequency in MHz;

C<sub>L</sub> = output load capacitance in pF;

V<sub>CC</sub> = supply voltage in Volts;

 $\sum (C_L \times V_{CC}^2 \times f_0) = \text{sum of outputs.}$ 

2. For HC1G the condition is  $V_I = GND$  to  $V_{CC}$ .

For HCT1G the condition is  $V_I = GND$  to  $V_{CC} - 1.5 V$ .

#### **FUNCTION TABLE**

See note 1.

| INPUT | ОИТРИТ |
|-------|--------|
| Α     | Υ      |
| L     | Н      |
| Н     | L      |

#### Note

1. H = HIGH voltage level;

L = LOW voltage level.

### Inverter

## 74HC1G04; 74HCT1G04

#### **ORDERING INFORMATION**

|             | PACKAGES             |      |         |          |        |         |  |  |  |
|-------------|----------------------|------|---------|----------|--------|---------|--|--|--|
| TYPE NUMBER | TEMPERATURE<br>RANGE | PINS | PACKAGE | MATERIAL | CODE   | MARKING |  |  |  |
| 74HC1G04GW  | -40 to +125 °C       | 5    | SC-88A  | plastic  | SOT353 | HC      |  |  |  |
| 74HCT1G04GW | -40 to +125 °C       | 5    | SC-88A  | plastic  | SOT353 | TC      |  |  |  |
| 74HC1G04GV  | −40 to +125 °C       | 5    | SC-74A  | plastic  | SOT753 | H04     |  |  |  |
| 74HCT1G04GV | -40 to +125 °C       | 5    | SC-74A  | plastic  | SOT753 | T04     |  |  |  |

#### **PINNING**

| PIN | SYMBOL          | DESCRIPTION    |
|-----|-----------------|----------------|
| 1   | n.c.            | not connected  |
| 2   | A               | data input A   |
| 3   | GND             | ground (0 V)   |
| 4   | Υ               | data output Y  |
| 5   | V <sub>CC</sub> | supply voltage |

3









2002 May 17

#### Inverter

74HC1G04; 74HCT1G04

#### **RECOMMENDED OPERATING CONDITIONS**

| SYMBOL                          | PARAMETER                     | CONDITIONS                               | 74HC1G04 |      |                 | 74   | UNIT |                 |      |
|---------------------------------|-------------------------------|------------------------------------------|----------|------|-----------------|------|------|-----------------|------|
| STWBOL                          | PARAMETER                     | CONDITIONS                               | MIN.     | TYP. | MAX.            | MIN. | TYP. | MAX.            | UNIT |
| V <sub>CC</sub>                 | supply voltage                |                                          | 2.0      | 5.0  | 6.0             | 4.5  | 5.0  | 5.5             | V    |
| VI                              | input voltage                 |                                          | 0        | _    | V <sub>CC</sub> | 0    | _    | V <sub>CC</sub> | V    |
| Vo                              | output voltage                |                                          | 0        | _    | V <sub>CC</sub> | 0    | _    | V <sub>CC</sub> | V    |
| T <sub>amb</sub>                | operating ambient temperature | see DC and AC characteristics per device | -40      | +25  | +125            | -40  | +25  | +125            | °C   |
| t <sub>r</sub> , t <sub>f</sub> | input rise and fall times     | V <sub>CC</sub> = 2.0 V                  | _        | _    | 1000            | _    | _    | _               | ns   |
|                                 |                               | V <sub>CC</sub> = 4.5 V                  | _        | _    | 500             | _    | _    | 500             | ns   |
|                                 |                               | V <sub>CC</sub> = 6.0 V                  | _        | _    | 400             | _    | _    | _               | ns   |

#### **LIMITING VALUES**

In accordance with the Absolute Maximum Rating System (IEC 60134); voltages are referenced to GND (ground = 0 V).

| SYMBOL           | PARAMETER                      | CONDITIONS                                                                             | MIN. | MAX.  | UNIT |
|------------------|--------------------------------|----------------------------------------------------------------------------------------|------|-------|------|
| V <sub>CC</sub>  | supply voltage                 |                                                                                        | -0.5 | +7.0  | V    |
| I <sub>IK</sub>  | input diode current            | $V_I < -0.5 \text{ V or } V_I > V_{CC} + 0.5 \text{ V; note 1}$                        | _    | ±20   | mA   |
| I <sub>OK</sub>  | output diode current           | $V_O < -0.5 \text{ V or } V_O > V_{CC} + 0.5 \text{ V}; \text{ note 1}$                | _    | ±20   | mA   |
| Io               | output source or sink current  | $-0.5 \text{ V} < \text{V}_{\text{O}} < \text{V}_{\text{CC}} + 0.5 \text{ V}$ ; note 1 | _    | ±12.5 | mA   |
| I <sub>CC</sub>  | V <sub>CC</sub> or GND current | note 1                                                                                 | _    | ±25   | mA   |
| T <sub>stg</sub> | storage temperature            |                                                                                        | -65  | +150  | °C   |
| P <sub>D</sub>   | power dissipation per package  | for temperature range from –40 to +125 °C; note 2                                      | _    | 200   | mW   |

#### **Notes**

- 1. The input and output voltage ratings may be exceeded if the input and output current ratings are observed.
- 2. Above 55  $^{\circ}\text{C}$  the value of  $P_D$  derates linearly with 2.5 mW/K.

# Inverter

74HC1G04; 74HCT1G04

#### **DC CHARACTERISTICS**

#### Family 74HC1G04

At recommended operating conditions; voltages are referenced to GND (ground = 0 V).

|                 |                           | TEST CONDIT                                                  | IONS                |      |                            | T <sub>amb</sub> (°C | )     |        |      |
|-----------------|---------------------------|--------------------------------------------------------------|---------------------|------|----------------------------|----------------------|-------|--------|------|
| SYMBOL          | PARAMETER                 | 071150                                                       | .,                  |      | -40 to +8                  | 5                    | −40 t | o +125 | UNIT |
|                 |                           | OTHER                                                        | V <sub>CC</sub> (V) | MIN. | <b>TYP.</b> <sup>(1)</sup> | MAX.                 | MIN.  | MAX.   | 1    |
| V <sub>IH</sub> | HIGH-level input voltage  |                                                              | 2.0                 | 1.5  | 1.2                        | _                    | 1.5   | _      | V    |
|                 |                           |                                                              | 4.5                 | 3.15 | 2.4                        | _                    | 3.15  | _      | V    |
|                 |                           |                                                              | 6.0                 | 4.2  | 3.2                        | _                    | 4.2   | _      | V    |
| $V_{IL}$        | LOW-level input voltage   |                                                              | 2.0                 | _    | 0.8                        | 0.5                  | _     | 0.5    | V    |
|                 |                           |                                                              | 4.5                 | _    | 2.1                        | 1.35                 | _     | 1.35   | V    |
|                 |                           |                                                              | 6.0                 | _    | 2.8                        | 1.8                  | _     | 1.8    | V    |
| $V_{OH}$        | HIGH-level output voltage | $V_I = V_{IH} \text{ or } V_{IL};$<br>$I_O = -20 \mu A$      | 2.0                 | 1.9  | 2.0                        | _                    | 1.9   | _      | V    |
|                 |                           | $V_I = V_{IH} \text{ or } V_{IL};$<br>$I_O = -20 \mu A$      | 4.5                 | 4.4  | 4.5                        | _                    | 4.4   | _      | V    |
|                 |                           | $V_I = V_{IH}$ or $V_{IL}$ ;<br>$I_O = -20 \mu A$            | 6.0                 | 5.9  | 6.0                        | _                    | 5.9   | _      | V    |
|                 |                           | $V_I = V_{IH}$ or $V_{IL}$ ;<br>$I_O = -2.0$ mA              | 4.5                 | 4.13 | 4.32                       | _                    | 3.7   | _      | V    |
|                 |                           | $V_I = V_{IH}$ or $V_{IL}$ ;<br>$I_O = -2.6$ mA              | 6.0                 | 5.63 | 5.81                       | _                    | 5.2   | _      | V    |
| V <sub>OL</sub> | LOW-level output voltage  | $V_I = V_{IH} \text{ or } V_{IL};$<br>$I_O = 20 \mu\text{A}$ | 2.0                 | _    | 0                          | 0.1                  | _     | 0.1    | V    |
|                 |                           | $V_I = V_{IH}$ or $V_{IL}$ :<br>$I_O = -20 \mu A$            | 4.5                 | _    | 0                          | 0.1                  | _     | 0.1    | V    |
|                 |                           | $V_I = V_{IH}$ or $V_{IL}$ :<br>$I_O = -20 \mu A$            | 6.0                 | _    | 0                          | 0.1                  | _     | 0.1    | V    |
|                 |                           | $V_I = V_{IH}$ or $V_{IL}$ ;<br>$I_O = 2.0$ mA               | 4.5                 | _    | 0.15                       | 0.33                 | _     | 0.4    | V    |
|                 |                           | $V_I = V_{IH}$ or $V_{IL}$ ;<br>$I_O = 2.6$ mA               | 6.0                 | -    | 0.16                       | 0.33                 | _     | 0.4    | V    |
| ILI             | input leakage current     | $V_I = V_{CC}$ or GND                                        | 6.0                 | _    | -                          | 1.0                  | _     | 1.0    | μΑ   |
| I <sub>CC</sub> | quiescent supply current  | $V_I = V_{CC}$ or GND;<br>$I_O = 0$                          | 6.0                 | _    | _                          | 10                   | _     | 20     | μА   |

#### Note

1. All typical values are measured at  $T_{amb}$  = 25 °C.

2002 May 17 5

# Inverter

74HC1G04; 74HCT1G04

#### Family 74HCT1G04

At recommended operating conditions; voltages are referenced to GND (ground = 0 V).

|                 |                                     | TEST CONDI                                                    | TIONS               |      |                            | T <sub>amb</sub> (°C | )    |             |    |  |
|-----------------|-------------------------------------|---------------------------------------------------------------|---------------------|------|----------------------------|----------------------|------|-------------|----|--|
| SYMBOL          | PARAMETER                           | OTHER                                                         | V 00                | -    | −40 to +85                 |                      |      | −40 to +125 |    |  |
|                 |                                     | OTHER                                                         | V <sub>CC</sub> (V) | MIN. | <b>TYP.</b> <sup>(1)</sup> | MAX.                 | MIN. | MAX.        |    |  |
| V <sub>IH</sub> | HIGH-level input voltage            |                                                               | 4.5 to 5.5          | 2.0  | 1.6                        | _                    | 2.0  | _           | V  |  |
| V <sub>IL</sub> | LOW-level input voltage             |                                                               | 4.5 to 5.5          | _    | 1.2                        | 0.8                  | _    | 0.8         | V  |  |
| V <sub>OH</sub> | HIGH-level output voltage           | $V_I = V_{IH} \text{ or } V_{IL};$<br>$I_O = -20 \mu\text{A}$ | 4.5                 | 4.4  | 4.5                        | _                    | 4.4  | _           | V  |  |
|                 |                                     | $V_I = V_{IH} \text{ or } V_{IL};$<br>$I_O = -2.0 \text{ mA}$ | 4.5                 | 4.13 | 4.32                       | _                    | 3.7  | _           | V  |  |
| V <sub>OL</sub> | LOW-level output voltage            | $V_I = V_{IH} \text{ or } V_{IL};$<br>$I_O = 20 \mu A$        | 4.5                 | _    | 0                          | 0.1                  | _    | 0.1         | V  |  |
|                 |                                     | $V_I = V_{IH} \text{ or } V_{IL};$<br>$I_O = 2.0 \text{ mA}$  | 4.5                 | _    | 0.15                       | 0.33                 | _    | 0.4         | V  |  |
| I <sub>LI</sub> | input leakage current               | $V_I = V_{CC}$ or GND                                         | 5.5                 | _    | _                          | 1.0                  | _    | 1.0         | μΑ |  |
| I <sub>CC</sub> | quiescent supply current            | $V_I = V_{CC}$ or GND;<br>$I_O = 0$                           | 5.5                 | _    | _                          | 10                   | _    | 20          | μΑ |  |
| $\Delta I_{CC}$ | additional supply current per input | $V_{I} = V_{CC} - 2.1 \text{ V};$<br>$I_{O} = 0$              | 4.5 to 5.5          | _    | _                          | 500                  | _    | 850         | μΑ |  |

#### Note

2002 May 17 6

<sup>1.</sup> All typical values are measured at  $T_{amb}$  = 25 °C.

#### Inverter

74HC1G04; 74HCT1G04

#### **AC CHARACTERISTICS**

#### **Type 74HC1G04**

GND = 0 V;  $t_r = t_f \le 6.0$  ns;  $C_L = 50$  pF.

| SYMBOL                             | PARAMETER    | TEST CONDITIO    |                     |            |                 |      |             |      |      |
|------------------------------------|--------------|------------------|---------------------|------------|-----------------|------|-------------|------|------|
|                                    |              | WAVEFORMS        | V 00                | −40 to +85 |                 |      | -40 to +125 |      | UNIT |
|                                    |              |                  | V <sub>CC</sub> (V) | MIN.       | <b>TYP.</b> (1) | MAX. | MIN.        | MAX. |      |
| t <sub>PHL</sub> /t <sub>PLH</sub> | propagation  | see Figs 5 and 6 | 2.0                 | _          | 25              | 105  | _           | 135  | ns   |
|                                    | delay A to Y |                  | 4.5                 | _          | 9               | 21   | _           | 27   | ns   |
|                                    |              |                  | 6.0                 | _          | 8               | 18   | _           | 23   | ns   |

#### Note

1. All typical values are measured at  $T_{amb}$  = 25 °C.

#### Type 74HCT1G04

GND = 0 V;  $t_r = t_f \le 6.0$  ns;  $C_L = 50$  pF.

| SYMBOL                             | PARAMETER                | TEST CONDITION   |                     |            |         |      |             |      |      |
|------------------------------------|--------------------------|------------------|---------------------|------------|---------|------|-------------|------|------|
|                                    |                          | WAVEFORMS        | V (\( \)            | −40 to +85 |         |      | −40 to +125 |      | UNIT |
|                                    |                          |                  | V <sub>CC</sub> (V) | MIN.       | TYP.(1) | MAX. | MIN.        | MAX. |      |
| t <sub>PHL</sub> /t <sub>PLH</sub> | propagation delay A to Y | see Figs 5 and 6 | 4.5                 | _          | 10      | 24   | _           | 27   | ns   |

#### Note

1. All typical values are measured at  $T_{amb}$  = 25 °C.

#### Inverter

# 74HC1G04; 74HCT1G04

#### **AC WAVEFORMS**



Fig.5 The input (A) to output (Y) propagation delays.



# Inverter

# 74HC1G04; 74HCT1G04

#### **PACKAGE OUTLINES**

#### Plastic surface mounted package; 5 leads

**SOT353** 



| UNIT | Α          | A <sub>1</sub><br>max | bp           | С            | D          | E <sup>(2)</sup> | е   | e <sub>1</sub> | HE         | Lp           | Q            | ٧   | w   | у   |
|------|------------|-----------------------|--------------|--------------|------------|------------------|-----|----------------|------------|--------------|--------------|-----|-----|-----|
| mm   | 1.1<br>0.8 | 0.1                   | 0.30<br>0.20 | 0.25<br>0.10 | 2.2<br>1.8 | 1.35<br>1.15     | 1.3 | 0.65           | 2.2<br>2.0 | 0.45<br>0.15 | 0.25<br>0.15 | 0.2 | 0.2 | 0.1 |

| OUTLINE |     | REFER | EUROPEAN | ISSUE DATE |            |          |  |
|---------|-----|-------|----------|------------|------------|----------|--|
| VERSION | IEC | JEDEC | EIAJ     |            | PROJECTION |          |  |
| SOT353  |     |       | SC-88A   |            |            | 97-02-28 |  |

2002 May 17 9

# Inverter

# 74HC1G04; 74HCT1G04

#### Plastic surface mounted package; 5 leads

**SOT753** 



| OUTLINE |     | REFER | EUROPEAN    | ICCUE DATE |            |            |  |
|---------|-----|-------|-------------|------------|------------|------------|--|
| VERSION | IEC | JEDEC | JEITA PROJE |            | PROJECTION | ISSUE DATE |  |
| SOT753  |     |       | SC-74A      |            |            | 02-04-16   |  |

#### Inverter

#### 74HC1G04; 74HCT1G04

#### **SOLDERING**

#### Introduction to soldering surface mount packages

This text gives a very brief insight to a complex technology. A more in-depth account of soldering ICs can be found in our "Data Handbook IC26; Integrated Circuit Packages" (document order number 9398 652 90011).

There is no soldering method that is ideal for all surface mount IC packages. Wave soldering can still be used for certain surface mount ICs, but it is not suitable for fine pitch SMDs. In these situations reflow soldering is recommended.

#### Reflow soldering

Reflow soldering requires solder paste (a suspension of fine solder particles, flux and binding agent) to be applied to the printed-circuit board by screen printing, stencilling or pressure-syringe dispensing before package placement.

Several methods exist for reflowing; for example, convection or convection/infrared heating in a conveyor type oven. Throughput times (preheating, soldering and cooling) vary between 100 and 200 seconds depending on heating method.

Typical reflow peak temperatures range from 215 to 250 °C. The top-surface temperature of the packages should preferable be kept below 220 °C for thick/large packages, and below 235 °C for small/thin packages.

#### Wave soldering

Conventional single wave soldering is not recommended for surface mount devices (SMDs) or printed-circuit boards with a high component density, as solder bridging and non-wetting can present major problems.

To overcome these problems the double-wave soldering method was specifically developed.

If wave soldering is used the following conditions must be observed for optimal results:

- Use a double-wave soldering method comprising a turbulent wave with high upward pressure followed by a smooth laminar wave.
- For packages with leads on two sides and a pitch (e):
  - larger than or equal to 1.27 mm, the footprint longitudinal axis is preferred to be parallel to the transport direction of the printed-circuit board;
  - smaller than 1.27 mm, the footprint longitudinal axis must be parallel to the transport direction of the printed-circuit board.

The footprint must incorporate solder thieves at the downstream end.

 For packages with leads on four sides, the footprint must be placed at a 45° angle to the transport direction of the printed-circuit board. The footprint must incorporate solder thieves downstream and at the side corners.

During placement and before soldering, the package must be fixed with a droplet of adhesive. The adhesive can be applied by screen printing, pin transfer or syringe dispensing. The package can be soldered after the adhesive is cured.

Typical dwell time is 4 seconds at 250 °C. A mildly-activated flux will eliminate the need for removal of corrosive residues in most applications.

#### Manual soldering

Fix the component by first soldering two diagonally-opposite end leads. Use a low voltage (24 V or less) soldering iron applied to the flat part of the lead. Contact time must be limited to 10 seconds at up to 300 °C.

When using a dedicated tool, all other leads can be soldered in one operation within 2 to 5 seconds between 270 and 320 °C.

#### Inverter

74HC1G04; 74HCT1G04

#### Suitability of surface mount IC packages for wave and reflow soldering methods

| PACKAGE <sup>(1)</sup>                                           | SOLDERING METHOD                  |                       |  |  |
|------------------------------------------------------------------|-----------------------------------|-----------------------|--|--|
| PACKAGE                                                          | WAVE                              | REFLOW <sup>(2)</sup> |  |  |
| BGA, LBGA, LFBGA, SQFP, TFBGA, VFBGA                             | not suitable                      | suitable              |  |  |
| HBCC, HBGA, HLQFP, HSQFP, HSOP, HTQFP, HTSSOP, HVQFN, HVSON, SMS | not suitable <sup>(3)</sup>       | suitable              |  |  |
| PLCC <sup>(4)</sup> , SO, SOJ                                    | suitable                          | suitable              |  |  |
| LQFP, QFP, TQFP                                                  | not recommended <sup>(4)(5)</sup> | suitable              |  |  |
| SSOP, TSSOP, VSO                                                 | not recommended <sup>(6)</sup>    | suitable              |  |  |

#### **Notes**

- 1. For more detailed information on the BGA packages refer to the "(LF)BGA Application Note" (AN01026); order a copy from your Philips Semiconductors sales office.
- 2. All surface mount (SMD) packages are moisture sensitive. Depending upon the moisture content, the maximum temperature (with respect to time) and body size of the package, there is a risk that internal or external package cracks may occur due to vaporization of the moisture in them (the so called popcorn effect). For details, refer to the Drypack information in the "Data Handbook IC26; Integrated Circuit Packages; Section: Packing Methods".
- 3. These packages are not suitable for wave soldering. On versions with the heatsink on the bottom side, the solder cannot penetrate between the printed-circuit board and the heatsink. On versions with the heatsink on the top side, the solder might be deposited on the heatsink surface.
- 4. If wave soldering is considered, then the package must be placed at a 45° angle to the solder wave direction. The package footprint must incorporate solder thieves downstream and at the side corners.
- 5. Wave soldering is suitable for LQFP, TQFP and QFP packages with a pitch (e) larger than 0.8 mm; it is definitely not suitable for packages with a pitch (e) equal to or smaller than 0.65 mm.
- Wave soldering is suitable for SSOP and TSSOP packages with a pitch (e) equal to or larger than 0.65 mm; it is definitely not suitable for packages with a pitch (e) equal to or smaller than 0.5 mm.

2002 May 17 12

#### Inverter

74HC1G04; 74HCT1G04

#### **DATA SHEET STATUS**

| DATA SHEET STATUS(1) | PRODUCT<br>STATUS <sup>(2)</sup> | DEFINITIONS                                                                                                                                                                                                                                                                                                            |
|----------------------|----------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Objective data       | Development                      | This data sheet contains data from the objective specification for product development. Philips Semiconductors reserves the right to change the specification in any manner without notice.                                                                                                                            |
| Preliminary data     | Qualification                    | This data sheet contains data from the preliminary specification. Supplementary data will be published at a later date. Philips Semiconductors reserves the right to change the specification without notice, in order to improve the design and supply the best possible product.                                     |
| Product data         | Production                       | This data sheet contains data from the product specification. Philips Semiconductors reserves the right to make changes at any time in order to improve the design, manufacturing and supply. Changes will be communicated according to the Customer Product/Process Change Notification (CPCN) procedure SNW-SQ-650A. |

#### **Notes**

- 1. Please consult the most recently issued data sheet before initiating or completing a design.
- 2. The product status of the device(s) described in this data sheet may have changed since this data sheet was published. The latest information is available on the Internet at URL http://www.semiconductors.philips.com.

#### **DEFINITIONS**

**Short-form specification** — The data in a short-form specification is extracted from a full data sheet with the same type number and title. For detailed information see the relevant data sheet or data handbook.

Limiting values definition — Limiting values given are in accordance with the Absolute Maximum Rating System (IEC 60134). Stress above one or more of the limiting values may cause permanent damage to the device. These are stress ratings only and operation of the device at these or at any other conditions above those given in the Characteristics sections of the specification is not implied. Exposure to limiting values for extended periods may affect device reliability.

Application information — Applications that are described herein for any of these products are for illustrative purposes only. Philips Semiconductors make no representation or warranty that such applications will be suitable for the specified use without further testing or modification.

#### **DISCLAIMERS**

Life support applications — These products are not designed for use in life support appliances, devices, or systems where malfunction of these products can reasonably be expected to result in personal injury. Philips Semiconductors customers using or selling these products for use in such applications do so at their own risk and agree to fully indemnify Philips Semiconductors for any damages resulting from such application.

Right to make changes — Philips Semiconductors reserves the right to make changes, without notice, in the products, including circuits, standard cells, and/or software, described or contained herein in order to improve design and/or performance. Philips Semiconductors assumes no responsibility or liability for the use of any of these products, conveys no licence or title under any patent, copyright, or mask work right to these products, and makes no representations or warranties that these products are free from patent, copyright, or mask work right infringement, unless otherwise specified.

Inverter

74HC1G04; 74HCT1G04

NOTES

Inverter

74HC1G04; 74HCT1G04

NOTES

# Philips Semiconductors – a worldwide company

#### **Contact information**

For additional information please visit http://www.semiconductors.philips.com. Fax: +31 40 27 24825 For sales offices addresses send e-mail to: sales.addresses@www.semiconductors.philips.com.

© Koninklijke Philips Electronics N.V. 2002

SCA74

All rights are reserved. Reproduction in whole or in part is prohibited without the prior written consent of the copyright owner.

The information presented in this document does not form part of any quotation or contract, is believed to be accurate and reliable and may be changed without notice. No liability will be accepted by the publisher for any consequence of its use. Publication thereof does not convey nor imply any license under patent- or other industrial or intellectual property rights.

Printed in The Netherlands

613508/03/pp16

Date of release: 2002 May 17

Document order number: 9397 750 09716

Let's make things better.

Philips Semiconductors





This datasheet has been download from:

www.datasheetcatalog.com

Datasheets for electronics components.

#### INTEGRATED CIRCUITS

# DATA SHEET

For a complete data sheet, please also download:

- The IC06 74HC/HCT/HCU/HCMOS Logic Family Specifications
- The IC06 74HC/HCT/HCU/HCMOS Logic Package Information
- The IC06 74HC/HCT/HCU/HCMOS Logic Package Outlines

# **74HC/HCT11**Triple 3-input AND gate

Product specification
File under Integrated Circuits, IC06

December 1990





# **Triple 3-input AND gate**

**74HC/HCT11** 

#### **FEATURES**

· Output capability: standard

I<sub>CC</sub> category: SSI

#### **GENERAL DESCRIPTION**

The 74HC/HCT11 are high-speed Si-gate CMOS devices and are pin compatible with low power Schottky TTL (LSTTL). They are specified in compliance with JEDEC standard no. 7A. The 74HC/HCT11 provide the 3-input AND function.

#### **QUICK REFERENCE DATA**

GND = 0 V;  $T_{amb}$  = 25 °C;  $t_r$  =  $t_f$  = 6 ns

| SYMBOL                              | PARAMETER                              | CONDITIONS                                  | TYP | UNIT |      |
|-------------------------------------|----------------------------------------|---------------------------------------------|-----|------|------|
| STIVIBUL                            | PARAMETER                              | CONDITIONS                                  | НС  | нст  | UNIT |
| t <sub>PHL</sub> / t <sub>PLH</sub> | propagation delay nA, nB, nC to nY     | $C_L = 15 \text{ pF}; V_{CC} = 5 \text{ V}$ | 10  | 11   | ns   |
| C <sub>I</sub>                      | input capacitance                      |                                             | 3.5 | 3.5  | pF   |
| C <sub>PD</sub>                     | power dissipation capacitance per gate | notes 1 and 2                               | 18  | 20   | pF   |

#### **Notes**

1.  $C_{PD}$  is used to determine the dynamic power dissipation ( $P_D$  in  $\mu W$ ):

$$P_D = C_{PD} \times V_{CC}^2 \times f_i + \sum (C_L \times V_{CC}^2 \times f_o)$$
 where:

f<sub>i</sub> = input frequency in MHz

fo = output frequency in MHz

C<sub>L</sub> = output load capacitance in pF

V<sub>CC</sub> = supply voltage in V

 $\sum (C_L \times V_{CC}^2 \times f_o) = \text{sum of outputs}$ 

2. For HC the condition is  $V_I$  = GND to  $V_{CC}$ For HCT the condition is  $V_I$  = GND to  $V_{CC}$  – 1.5 V

#### ORDERING INFORMATION

See "74HC/HCT/HCU/HCMOS Logic Package Information".

# Triple 3-input AND gate

# 74HC/HCT11

#### **PIN DESCRIPTION**

| PIN NO.   | SYMBOL          | NAME AND FUNCTION       |
|-----------|-----------------|-------------------------|
| 1, 3, 9   | 1A to 3A        | data inputs             |
| 2, 4, 10  | 1B to 3B        | data inputs             |
| 7         | GND             | ground (0 V)            |
| 12, 6, 8  | 1Y to 3Y        | data outputs            |
| 13, 5, 11 | 1C to 3C        | data inputs             |
| 14        | V <sub>CC</sub> | positive supply voltage |











#### **FUNCTION TABLE**

|    | INPUTS |    |   |  |  |  |  |  |
|----|--------|----|---|--|--|--|--|--|
| nA | nB     | nY |   |  |  |  |  |  |
| L  | L      | L  | L |  |  |  |  |  |
| L  | L      | Н  | L |  |  |  |  |  |
| L  | Н      | L  | L |  |  |  |  |  |
| L  | Н      | Н  | L |  |  |  |  |  |
| Н  | L      | L  | L |  |  |  |  |  |
| Н  | L      | Н  | L |  |  |  |  |  |
| Н  | Н      | L  | L |  |  |  |  |  |
| Н  | Н      | Н  | Н |  |  |  |  |  |

#### Notes

H = HIGH voltage level
 L = LOW voltage level

# Triple 3-input AND gate

74HC/HCT11

#### DC CHARACTERISTICS FOR 74HC

For the DC characteristics see "74HC/HCT/HCU/HCMOS Logic Family Specifications".

Output capability: standard

I<sub>CC</sub> category: SSI

#### **AC CHARACTERISTICS FOR 74HC**

 $GND = 0 V; t_r = t_f = 6 ns; C_L = 50 pF$ 

|                                     |                   |      |      |      | T <sub>amb</sub> (° |      | TEST CONDITIONS |      |      |                        |           |
|-------------------------------------|-------------------|------|------|------|---------------------|------|-----------------|------|------|------------------------|-----------|
| SYMBOL                              | PARAMETER         |      |      |      | 74HC                | UNIT |                 |      |      |                        |           |
| STIVIBUL                            |                   | +25  |      |      | -40 to +85          |      | -40 to +125     |      | UNII | V <sub>CC</sub><br>(V) | WAVEFORMS |
|                                     |                   | min. | typ. | max. | min.                | max. | min.            | max. |      | (1)                    |           |
| t <sub>PHL</sub> / t <sub>PLH</sub> | propagation delay |      | 32   | 100  |                     | 125  |                 | 150  | ns   | 2.0                    | Fig.6     |
|                                     | nA, nB, nC to nY  |      | 12   | 20   |                     | 25   |                 | 30   |      | 4.5                    |           |
|                                     |                   |      | 10   | 17   |                     | 21   |                 | 26   |      | 6.0                    |           |
| t <sub>THL</sub> / t <sub>TLH</sub> | output transition |      | 19   | 75   |                     | 95   |                 | 110  | ns   | 2.0                    | Fig.6     |
|                                     | times             |      | 7    | 15   |                     | 19   |                 | 22   |      | 4.5                    |           |
|                                     |                   |      | 6    | 13   |                     | 16   |                 | 19   |      | 6.0                    |           |

# Triple 3-input AND gate

74HC/HCT11

#### DC CHARACTERISTICS FOR 74HCT

For the DC characteristics see "74HC/HCT/HCU/HCMOS Logic Family Specifications".

Output capability: standard

I<sub>CC</sub> category: SSI

#### Note to HCT types

The value of additional quiescent supply current ( $\Delta I_{CC}$ ) for a unit load of 1 is given in the family specifications.

'To determine  $\Delta I_{CC}$  per input, multiply this value by the unit load coefficient shown in the table below.

| INPUT      | UNIT LOAD COEFFICIENT |
|------------|-----------------------|
| nA, nB, nC | 1.00                  |

#### **AC CHARACTERISTICS FOR 74HCT**

 $GND = 0 V; t_r = t_f = 6 ns; C_L = 50 pF$ 

|                                     |                                    |      |      | •    | T <sub>amb</sub> (° |        | TEST CONDITIONS |             |    |                        |           |
|-------------------------------------|------------------------------------|------|------|------|---------------------|--------|-----------------|-------------|----|------------------------|-----------|
| SYMBOL                              | PARAMETER                          |      |      |      | 74HC                | UNIT   |                 |             |    |                        |           |
| STIVIBUL                            | PARAMETER                          |      | +25  |      | -40                 | to +85 | −40 t           | -40 to +125 |    | V <sub>CC</sub><br>(V) | WAVEFORMS |
|                                     |                                    | min. | typ. | max. | min.                | max.   | min.            | max.        |    | (1)                    |           |
| t <sub>PHL</sub> / t <sub>PLH</sub> | propagation delay nA, nB, nC to nY |      | 16   | 24   |                     | 30     |                 | 36          | ns | 4.5                    | Fig.6     |
| t <sub>THL</sub> / t <sub>TLH</sub> | output transition times            |      | 7    | 15   |                     | 19     |                 | 22          | ns | 4.5                    | Fig.6     |

#### **AC WAVEFORMS**



Fig.6 Waveforms showing the input (nA, nB, nC) to output (nY) propagation delays and the output transition times.

#### **PACKAGE OUTLINES**

See "74HC/HCT/HCU/HCMOS Logic Package Outlines".

This datasheet has been download from:

www.datasheetcatalog.com

Datasheets for electronics components.

#### INTEGRATED CIRCUITS

# DATA SHEET

For a complete data sheet, please also download:

- The IC06 74HC/HCT/HCU/HCMOS Logic Family Specifications
- The IC06 74HC/HCT/HCU/HCMOS Logic Package Information
- The IC06 74HC/HCT/HCU/HCMOS Logic Package Outlines

# **74HC/HCT4075**Triple 3-input OR gate

Product specification
File under Integrated Circuits, IC06

December 1990





# **Triple 3-input OR gate**

#### 74HC/HCT4075

#### **FEATURES**

· Output capability: standard

I<sub>CC</sub> category: SSI

#### **GENERAL DESCRIPTION**

The 74HC/HCT4075 are high-speed Si-gate CMOS devices and are pin compatible with the "4075" of the "4000B" series. They are specified in compliance with JEDEC standard no. 7A.

The 74HC/HCT4075 provide the 3-input OR function.

#### **QUICK REFERENCE DATA**

 $GND = 0 V; T_{amb} = 25 °C; t_r = t_f = 6 ns$ 

| SYMPOL                              | PARAMETER                              | CONDITIONS                                    | TYP | UNIT |      |  |
|-------------------------------------|----------------------------------------|-----------------------------------------------|-----|------|------|--|
| SYMBOL                              | FARAIVIETER                            | CONDITIONS                                    | НС  | нст  | ONII |  |
| t <sub>PHL</sub> / t <sub>PLH</sub> | propagation delay nA, nB, nC to nY     | C <sub>L</sub> = 15 pF; V <sub>CC</sub> = 5 V | 8   | 10   | ns   |  |
| C <sub>I</sub>                      | input capacitance                      |                                               | 3.5 | 3.5  | pF   |  |
| C <sub>PD</sub>                     | power dissipation capacitance per gate | notes 1 and 2                                 | 28  | 32   | pF   |  |

#### **Notes**

1.  $C_{PD}$  is used to determine the dynamic power dissipation ( $P_D$  in  $\mu W$ ):

$$P_D = C_{PD} \times V_{CC}^2 \times f_i + \sum (C_L \times V_{CC}^2 \times f_o)$$
 where:

f<sub>i</sub> = input frequency in MHz

f<sub>o</sub> = output frequency in MHz

 $\sum (C_L \times V_{CC}^2 \times f_0) = \text{sum of outputs}$ 

C<sub>I</sub> = output load capacitance in pF

V<sub>CC</sub> = supply voltage in V

2. For HC the condition is  $V_I$  = GND to  $V_{CC}$ For HCT the condition is  $V_I$  = GND to  $V_{CC}$  – 1.5 V

#### **ORDERING INFORMATION**

See "74HC/HCT/HCU/HCMOS Logic Package Information".

# Triple 3-input OR gate

# 74HC/HCT4075

#### **PIN DESCRIPTION**

| PIN NO.  | SYMBOL          | NAME AND FUNCTION       |
|----------|-----------------|-------------------------|
| 3, 1, 11 | 1A to 3A        | data inputs             |
| 4, 2, 12 | 1B to 3B        | data inputs             |
| 5, 8, 13 | 1C to 3C        | data inputs             |
| 6, 9, 10 | 1Y to 3Y        | data outputs            |
| 7        | GND             | ground (0 V)            |
| 14       | V <sub>CC</sub> | positive supply voltage |











#### **FUNCTION TABLE**

|    | INPUTS | OUTPUT |    |
|----|--------|--------|----|
| nA | nB     | nC     | nY |
| L  | L      | L      | L  |
| Н  | Х      | Х      | Н  |
| X  | Н      | Х      | Н  |
| X  | Х      | Н      | Н  |

#### Notes

H = HIGH voltage level
 L = LOW voltage level
 X = don't care

# Triple 3-input OR gate

74HC/HCT4075

#### DC CHARACTERISTICS FOR 74HC

For the DC characteristics see "74HC/HCT/HCU/HCMOS Logic Family Specifications".

Output capability: standard

I<sub>CC</sub> category: SSI

#### **AC CHARACTERISTICS FOR 74HC**

 $GND = 0 V; t_r = t_f = 6 ns; C_L = 50 pF$ 

|                                     |                                       |      |               | -               | Г <sub>ать</sub> (° | C)              |             |                 |      | TES                    | ST CONDITIONS |
|-------------------------------------|---------------------------------------|------|---------------|-----------------|---------------------|-----------------|-------------|-----------------|------|------------------------|---------------|
| SYMBOL                              | PARAMETER                             | 74HC |               |                 |                     |                 |             |                 | UNIT |                        | WAVEFORMS     |
| STWIBOL                             | PARAMETER                             |      | +25           |                 | −40 t               | o +85           | -40 to +125 |                 | UNII | V <sub>CC</sub><br>(V) | WAVEFORINS    |
|                                     |                                       | min. | typ.          | max.            | min.                | max.            | min.        | max.            |      | (')                    |               |
| t <sub>PHL</sub> / t <sub>PLH</sub> | propagation delay<br>nA, nB, nC to nY |      | 28<br>10<br>8 | 100<br>20<br>17 |                     | 125<br>25<br>21 |             | 150<br>30<br>26 | ns   | 2.0<br>4.5<br>6.0      | Fig.6         |
| t <sub>THL</sub> / t <sub>TLH</sub> | output transition time                |      | 19<br>7<br>6  | 75<br>15<br>13  |                     | 95<br>19<br>16  |             | 110<br>22<br>19 | ns   | 2.0<br>4.5<br>6.0      | Fig.6         |

# Triple 3-input OR gate

74HC/HCT4075

#### DC CHARACTERISTICS FOR 74HCT

For the DC characteristics see "74HC/HCT/HCU/HCMOS Logic Family Specifications".

Output capability: standard

I<sub>CC</sub> category: SSI

#### Note to HCT types

The value of additional quiescent supply current ( $\Delta I_{CC}$ ) for a unit load of 1 is given in the family specifications. To determine  $\Delta I_{CC}$  per input, multiply this value by the unit load coefficient shown in the table below.

| INPUT      | UNIT LOAD COEFFICIENT |
|------------|-----------------------|
| nA, nB, nC | 1.50                  |

#### **AC CHARACTERISTICS FOR 74HCT**

 $GND = 0 V; t_r = t_f = 6 ns; C_L = 50 pF$ 

|                                     |                                    | T <sub>amb</sub> (°C) |      |      |       |       |        |             |    | TEST CONDITIONS |           |
|-------------------------------------|------------------------------------|-----------------------|------|------|-------|-------|--------|-------------|----|-----------------|-----------|
| SYMBOL                              | PARAMETER                          |                       |      |      | 74HC  | UNIT  |        | WAVEFORMS   |    |                 |           |
| STWIBOL                             | PARAMETER                          |                       | +25  |      | −40 t | o +85 | -40 to | -40 to +125 |    | V <sub>CC</sub> | WAVEFORMS |
|                                     |                                    | min.                  | typ. | max. | min.  | max.  | min.   | max.        |    | (-,             |           |
| t <sub>PHL</sub> / t <sub>PLH</sub> | propagation delay nA, nB, nC to nY |                       | 12   | 24   |       | 30    |        | 36          | ns | 4.5             | Fig.6     |
| t <sub>THL</sub> / t <sub>TLH</sub> | output transition time             |                       | 7    | 15   |       | 19    |        | 22          | ns | 4.5             | Fig.6     |

#### **AC WAVEFORMS**



Fig.6 Waveforms showing the input (nA, nB, nC) to output (nY) propagation delays and the output transition times.

#### **PACKAGE OUTLINES**

See "74HC/HCT/HCU/HCMOS Logic Package Outlines".

This datasheet has been download from:

www.datasheetcatalog.com

Datasheets for electronics components.